# TECHNICAL REFERENCE MANUAL #### FIRST EDITION — 1984 All rights reserved. Reproduction or use, without express permission, of editorial or pictorial content, in any manner, is prohibited. No patent liability is assumed with respect to the use of the information contained herein. While every precaution has been taken in the preparation of this book, the publisher assumes no responsibility for errors or omissions. Neither is any liability assumed for damages resulting from the use of the information contained herein. © Copyright 1984, Video Technology Ltd. #### **PREFACE** This technical manual has been written to provide the maximum amount of useful data to those people interested in the internal workings of the computer. For the computer programmers, this book contains a number of invaluable machine language subroutines that will make software development somewhat easier than expected. It also contains an entire section on memory-mapping procedures and memory locations in BASIC. We have also included as much information as possible on the system board, the busses, built-in interfaces and power supply. Diagrams, circuits, charts and specifications give a basis for servicing — in the unlikely event of component failure. The technical engineering data included in this manual gives a full set of parameters for trouble — shooting and repair work. Unless your computers has suffered massive mechanical damage, you should find enough information here to restore any of the features and functions to full operational status. ## **CONTENTS** | 1) | SYSTEM OVERVIEW 5 | |-----|----------------------------------| | 2) | THE SYSTEM BOARD AND SUBSYSTEMS | | 3) | EXTERNAL BUS CONNECTIONS 45 | | 4) | THE SWITCHING POWER SUPPLY 67 | | 5) | PERIPHERALS77 | | 6) | MEMORY MAPPING 89 | | 7) | THE SYSTEM KERNEL | | 8) | MACHINE LANGUAGE SUBROUTINES 125 | | 9) | APPENDIX A Kernel Listing | | 10) | APPENDIX B 76489 Specification | | 11) | APPENDIX C 6502A Specification | | 12) | APPENDIX D Blow-out Diagram | | 13) | APPENDIX E System Diagram | | 14) APPENDIX F Circuit Diagram (PAL) | 247 | |---------------------------------------|-----| | 15) APPENDIX G Circuit Diagram (NTSC) | 259 | # CHAPTER 1 #### THE SYSTEM OVERVIEW - The system overview - The board - On-board peripherals (Z-80/Centronics Parallel/Disk drives/RS232) - Off-board peripherals (Everything else.) #### THE SYSTEM BOARD OVERVIEW The computer is built around a 6502A microprocessor chip. The PCB (Printed Circuit Board) which surrounds this chip also has a number of other chips incorporated into it. These include the 8048 which controls the keyboard. Another runs the programmable sound generator. Still others contain the RAM (Random Access Memory), the ROM (Read-Only-Memory) and the unique video and input/output processors. ## **ON-BOARD PERIPHERALS** The system board offers a number of busses and sockets to which you can attach peripheral equipment. Four types of peripherals can be attached directly onto the system board. - 1) Z80 Cartridge (catalogue No X 7570) - 2) Centronics parallel printer (catalogue No X 3250 X 3268) - 3) Disk Controller (catalogue No X 7510) - 4) RS232 Serial Adaptor (catalogue No X 7515) ## THE Z80 CARTRIDGE (catalogue No X 7570) Containing the Z80A microprocessor chip and interfacing logic, the Z80 cartridge allows you to run CP/M-80<sup>®</sup> software. This includes a wide range of business applications and a number of personal programs. With the Z80 cartridge, your computer suddenly has a whole library of proven software, ready to run. #### HOOKING UP THE Z80 CARTRIDGE (catalogue No X 7570) Follow these simple steps: - 1) Make sure all power is OFF - 2) Plug the Z80 cartridge directly into the socket located on the right hand side of your computer. - 3) Turn on the power - 4) Insert CP/M-80® software into disk drive - 5) Load CP/M® software. #### **CENTRONICS PRINTER** To connect any Centronics printer you must have a CAT Printer Connection cable (catalogue No X 7540). The interface to control the printer is built into your computer, but the connecting cable has special sockets and is easier to buy than to try and make up yourself. #### THE BEST PRINTERS TO USE Although you can use any Centronics - type printer with your computer, we have developed special printers that precisely match the computer and take advantage of all it's high power and special features. These are the printers described below. #### THE GRAPHICS PRINTER(BX-80) — Catalogue No X 3268 A dot matrix printer with a speed of 100 characters per second, the Graphics printer gives you a great price/performance package. It will print graphics. It will print characters in close to letter quality. It allows you to print either 40 or 80 characters per line. #### THE 4-COLOUR PRINTER-PLOTTER (Catalogue No X 3248) This machine offers another great value. It prints both text and graphics. It can do plotting in 3-colours and, at 4 1/2 inches, is very compact and convenient to use. #### **HOW TO HOOK THEM UP:** - 1) Turn off all the power to the computer and printer - 2) Attach the printer cable to the PRINTER socket on the rear panel of the computer. - 3) Attach the other end of the cable to the appropriate socket on the printer. - 4) Turn everything back on. - 5) Go nuts. ## **DISK CONTROLLER** (Catalogue No X7510) Before you can add on a floppy disk drive, you must have a disk controller. It plugs directly onto the board through a socket on the back of the computer. Once the disk controller unit is in place, it will support one or two 5-1/4 inch floppy disk drives. Each drive will store up to 160Kb of data per disk. To connect the disk drives to the disk controller, simply plug the flat wires into the sockets on the controller. Note: If only using one drive unit plug into socket marked Drive 1. ## THE RS232 SERIAL ADAPTOR (Catalogue No X 7515) The interface unit, called a CAT RS232 Serial Adaptor, plug into the RS232 socket in the back of your CAT. Once it is in place, it can communicate to other computers through a direct cable or over the telephone through a direct connect modem. The Dick Smith Dataphone II (catalogue X 3272) is suitable for this purpose. The data transmission speeds range from 110 to 9600 bauds and are selected by using the mini switch on the bottom of the RS232 Serial Adaptor. The Dataphone II operates at 300 baud. #### THE OFF-BOARD PERIPHERALS These include everything not mentioned above. Such as . . . . #### GAME PADDLE (catalogue No X 7520) Two Joysticks are linked together by a 9-pin "D" type connector cable and plug in to the right-side of your computer console. Each Joystick consists of a 4-direction variable resistor and two contact switches as fire buttons. #### DATA CASSETTE (catalogue No X 7206) For low cost storage, you may choose the data cassette or just an ordinary cassette. However, the data cassette narrows down the noise bandwidth and makes parogram loading and saving more reliable. #### EMULATOR CARTRIDGE (catalogue No X 7530) The Emulator Cartridge built in 16K Bytes of RAM, and electronically located at the same address as your built-in BASIC ROM interpreter. Application Programs and data can be loaded into these RAMs which is later read enabled and control is automatically passed from BASIC to these programs. Addition of this soft emulator thus allows more user memory. # CHAPTER 2 # SYSTEM BOARD AND SUBSYSTEM - The system board - The processor subsystem - The Read Only Memory (ROM) subsystem - The Random Access Memory (RAM) subsystem - The Master Timing Generator - The Keyboard Controller subsystem - The keys and their codes - The Integrated Video subsystem - Gate Array pin out descriptions - Software switches - Internal I/O - Screen mapping details #### **SYSTEM BOARD** The major elements of the System Board are divided into five functional areas. They are, the processor subsystem and its support elements, the Read-Only-Memory subsystem, the Random-Access-Memory subsystem, Integrated video and I/O subsystem, Master timing generator and keyboard controller subsystem. Diagram 2.1 shows the system board block diagram. #### THE PROCESSOR SUBSYSTEM The heart of the system board is the 8-bit 6502A microprocessor. It features 16 bit addressing (64K Bytes of storage), memory mapped I/O and operates at 1 MHz or 2 MHz. The clock frequency is derived from a timing circuit inside the video processor. The clock frequency varies with the display mode. Diagram 2.2 below gives the clock timing and display switch relationships. Diagram 2.2 CPU clock patterns Address buffers 74LS244 and Data Tranceivers 74LS245 are added to enchance CPU driving characteristics. Figure 2.3 shows the block diagram for the processor subsystem. Figure 2.3 block diagram of processor subsystem System Data Bus is partitioned into two phases $\Phi$ 0 and $\Phi$ 1. In $\Phi$ 0 phase, data bus holds read/write data for CPU whereas in $\Phi$ 1 phase, read data appears for the video processors. Figure 2.4 shows the timing. Figure 2.4 data bus timing Timing for Address lines and interrupt or ready lines are the same as those for 6502A specifications in Rockwell or Synertek data sheets. ## READ-ONLY-MEMORY (ROM) SUBSYSTEM The ROM subsystem consists of the 32K Byte ROM, which holds the enchanced Microsoft BASIC and System Kernel, and the decoding logic. Figure 2.5 ROM subsystem block diagram. The 32KB ROM is a high speed 250ns access device. Early products consists of four 8KB device further divided by a LS138 and functions exactly the same as the 32KB ROM. For details on ROM specification, please refer to the semiconductor memory data sheets. # RAMDOM-ACCESS-MEMORY RAM SUBSYSTEM The RAM subsystem includes eight 64K bit X 1 dynamic RAMs, RAM address buffers and RAM block decode logic. RAM address multiplexing is done inside the video and I/O controllers, Figure 2.6 shows the RAM subsystem block diagram. Figure 2.6 RAM subsystem block diagram. RAM with access time of 150ns are used. Cycle timing of RAM must be less than 270ns. RAM data will be valid 50ns before each CPU clock edges. For details of RAM specification, please refer to 4164 data sheets from semi-conductor manufacturers. Figure 2.7 gives some important RAM timings: Figure 2.7 dynamic RAM timing #### **MASTER TIMING GENERATOR** All system timing are referenced to a 14.000MHz crystal controlled timing generator which provides three Basic timings: F4M, F14M and F28M as shown in figure 2.7 below. Notice that the F4M has a 3:4 duty cycle. F4M provides timing reference for the CPU clock and all RAM/ROM and CPU related logic whereas F14M and its intermediate frequency F7M act as the video dot clock. F28M is used internally to generate F4M and externally for fine timing adjustment. Figure 2.8 master clock timings # KEYBOARD CONTROLLER SUBSYSTEM The keyboard controller consists of a single chip 8-bit microcomputer (8048) which is responsible for all keyboard scanning, encoding and debouncing. Upon each key closure, a flip-flop will be set by the 8048. To detect a new key depression, the 6502A strobes the keyboard encoding by issuing the keyboard address and reading back the data. The above mentioned key flag is the MSB of keyboard data. The rest 7-bits are the keycodes. The uP then issues another address to clear the keyflag. Hex address Function 3C000 Read data 3C010 Clear keyboard flag Figure 2.9 below shows the block diagram for the keyboard controller section and Figure 2.10 shows the associated key codes. Figure 2.9 keyboard controller block diagram ## FIGURE 2.10 KEYS AND THEIR ASSOCIATED CODES | KE | Y | CTRL | CTRL &<br>SHIFT | SHIFT | CAP. ONLY | LOWER<br>CASE<br>ONLY | |----|-----|------|-----------------|-------|-----------|-----------------------| | SP | ACE | 20 | 20 | 20 | 20 | 20 | | 0 | ) | 30 | 29 | 29 | 30 | 30 | | 1 | ! | 31 | 21 | 21 | 31 | 31 | | 2 | @ | 32 | 00 | 4Ø | 32 | 32 | | 3 | # | 33 | 23 | 23 | 33 | 33 | | 4 | \$ | 34 | 24 | 24 | 34 | 34 | | 5 | % | 35 | 25 | 25 | 35 | 35 | | 6 | ^ | 36 | 1E | 5E | 36 | 36 | | 7 | & | 37 | 26 | 26 | 37 | 37 | | 8 | * | 38 | 2A | 2A | 38 | 38 | | 9 | ( | 39 | 28 | 28 | 39 | 39 | | _ | | 2D | 5F | 5F | 2D | 2D | | = | + | 3D | 2B | 2B | 3D | 3D | | [ | { | 5B | 7B | 7B | 5B | 5B | | ] | } | 5D | 7D | 7D | 5D | 5D | | ; | : | 3B | 3A | 3A | 3B | 3B | | , | " | 27 | 22 | 22 | 27 | 27 | | , | < | 2C | 3C | 3C | 2C | 2C | | | > | 2E | 3E | 3E | 2E | 2E | | / | ? | 2F | 3F | 3F | 2F | 2F | | Α | | 01 | 01 | 41 | 41 | 61 | | В | | 02 | 02 | 42 | 42 | 62 | | С | | 03 | 03 | 43 | 43 | 63 | | D | | 04 | 04 | 44 | 44 | 64 | | Ε | | 05 | 05 | 45 | 45 | 6 <b>5</b> | | F | | 06 | 06 | 46 | 46 | 66 | | G | | 07 | 07 | 47 | 47 | 67 | | Η | | 80 | 08 | 48 | 48 | 68 | | KEY | CTRL | CTRL &<br>SHIFT | SHIFT | CAP.ONLY | LOWER<br>CASE<br>ONLY | |---------------|-------|-----------------|-------|----------|-----------------------| | 1 | 09 | 09 | 49 | 49 | 69 | | J | 0A | 0A | 4A | 4A | 6A | | K | 0B | 0B | 4B | 4B | 6B | | L | 0C | 0C | 4C | 4C | 6C | | M | 0D | 0D | 5D | 4D | 6D | | Ν | 0E | 0E | 4E | 4E | 6E | | 0 | 0F | 0F | 4F | 4F | 6F | | Р | 10 | 10 | 50 | 50 | 70 | | Q | 11 | 11 | 51 | 51 | 71 | | R | 12 | 12 | 52 | 52 | 72 | | S | 13 | 13 | 53 | 53 | 73 | | Т | 14 | 14 | 54 | 54 | 74 | | U | 15 | 15 | 55 | 55 | 75 | | V | 16 | 16 | 56 | 56 | 76 | | W | 17 | 17 | 57 | 57 | 77 | | Χ | 18 | 18 | 58 | 58 | 78 | | Υ | 19 | 19 | 59 | 59 | 79 | | Z | 1A | 1A | 5A | 5A | 7A | | 1 | 1B 44 | 1 1B 44 | 1B 44 | 1B 44 | 1B 44 | | 1 | 0A | 0A | 0A | 0A | 0A | | ← | 80 | 08 | 08 | 08 | 08 | | $\rightarrow$ | 15 | 15 | 15 | 15 | 15 | | KEY | CTRL | CTRL &<br>SHIFT | SHIFT | CAP.<br>ONLY | LOWER<br>CASE<br>ONLY | |--------|----------|-----------------|----------|--------------|-----------------------| | 0 | 30 | 30 | 30 | 30 | 30 | | 1 | 31 | 31 | 31 | 31 | 31 | | 2 | 32 | 32 | 32 | 32 | 32 | | 3 | 33 | 33 | 33 | 33 | 33 | | 4 | 34 | 34 | 34 | 34 | 34 | | 5 | 35 | 35 | 35 | 35 | 35 | | 6 | 36 | 36 | 36 | 36 | 36 | | 7 | 37 | 37 | 37 | 37 | 37 | | 8 | 38 | 38 | 38 | 38 | 38 | | 9 | 39 | 39 | 39 | 39 | 39 | | + | 2B | 2B | 2B | 2B | 2B | | _ | 2D | 2D | 2D | 2D | 2D | | | 2E | 3E | 3E | 2E | 2E | | RETURN | 0D | 0D | 0D | 0D | 0D | | ESC | 1B | 1B | 1B | 1B | 1B | | TAB | 1C | 1C | 1C | 1C | 1C | | BREAK | 7F | 7F | 7F | 7F | 7F | | RUBOUT | 08 20 08 | 08 20 08 | 08 20 08 | 08 20 08 | 08 20 08 | | F1 | | 1B 32 3Ø | 1B 31 3Ø | 1B 3Ø3Ø | 1B 3Ø3Ø | | F2 | 1B 32 31 | 1B 32 31 | 1B 31 31 | 1B 3Ø31 | 1B 3Ø31 | | F3 | 1B 32 32 | 1B 32 32 | 1B 31 32 | 1B 3Ø32 | 1B 3Ø32 | | F4 | 1B 32 33 | 1B 32 33 | 1B 31 33 | 1B 3Ø33 | 1B 3Ø33 | | F5 | 1B 32 34 | 1B 32 34 | 1B 31 34 | 1B 3Ø34 | 1B 3Ø34 | | F6 | 1B 32 35 | 1B 32 35 | 1B 31 35 | 1B 3Ø35 | 1B 3Ø35 | | F7 | 1B 32 36 | 1B 32 36 | 1B 31 36 | 1B 3Ø 36 | 1B 3Ø 36 | | F8 | 1B 32 37 | 1B 32 37 | 1B 31 37 | 1B 3Ø37 | 1B 3Ø37 | # INTEGRATE VIDEO AND I/O SUBSYSTEM The integrated video and I/O subsystem consists of 2 custom designed gate arrays which are responsible for all video memory mapping and control, memory windowing, system synchronization and certain I/O decoding. Additional external circuits furnish the rest of the I/O system, namely, programmable sound generator, printer latch and joystick control. Figure 2.11 below shows the block diagram of the integrated video and I/O subsystem. Figure 2.11 block diagram of integrate video and I/O subsystem Figure 2.12 and 2.13 list the pinout and describe the functions of each gate array pins. Figure 2.14 summarize all I/O address and Figure 2.15 summarize all video screen memory mapping. # FIGURE 2.12 GATE ARRAY 1 PINOUT | PIN NO. | PIN NAME | DESCRIPTION | |----------|-------------------------------|------------------------------| | 1 | VSS | GROUND | | 2<br>3 | F14M | 14MHz CLOCK INPUT | | 3 | F7M | 7MHz CLOCK INPUT, | | | | SYNCHRONOUS TO RISING | | | | EDGE OF F14M | | 4 | F4M | 4MHz CLOCK INPUT, 3 LOW: 4 | | _ | | HIGH DUTY CYCLE | | 5 | LOADS | NEGATIVE PULSE INPUT, | | | | MUST OCCUR LESS THAN | | | DOTOL | 250NS AFTER CPUCK | | 6<br>7 | DOTCK | VIDEO DOT CLOCK OUTPUT | | 8 | RGUN | RED VIDEO O/P | | 9 | GGUN | GREEN VIDEO O/P | | | BGUN | BLUE VIDEO O/P | | 10<br>11 | RAS | DRAM ROW ADDRESS STROBE | | 11 | HOVA | MULTIPLEXED HORIZONTAL | | | | AND VERTICAL CTR | | 12 | H1VB | O/P, $\Phi_0 = \emptyset$ | | 13 | H2VC | " O/P=H1 | | 14 | H3V0 | " O/P=H2 | | 15 | H4V1 | 0/1 -113 | | 16 | H5V2 | 0/1-114 | | 17 | H6V3 | '' O/P=H5<br>'' O/P=H6 | | 18 | V <sub>4</sub> V <sub>5</sub> | MULTIPLEXED VERTICAL | | . • | <b>-</b> - | CTRS O/P, $\Phi$ o=0, O/P=V4 | | 19 | VDD | +5V INPUT | ``` PIN NO. PIN NAME DESCRIPTION DRAM MULTIPLEXED 20 RAM0 ADDRESS OUTPUT, LSB 21 RAM1 ,, 22 RAM2 23 RAM3 24 RAM4 25 RAM5 26 RAM6 RAM7 , MSB 27 DISPLAY MODE SWITCH O/P 28 SWR0 29 SWR1 30 SWT TEXT/GRAPHICS DISPLAY MODE SWITCH O/P SWP1=0— PRIMARY; SWP1=1 31 SWP1 SECONDARY DISPLAY PAGE 32 VSS GROUND RESET CHIP RESET, ACTIVE LOW 33 ADDRESS LINE INPUT, LSB 34 Α0 35 Α1 36 A2 ,, 37 Α3 ,, 38 A4 39 Α5 " 40 Α6 Α7 41 42 A8 ``` \*ALL I/O ARE TTL LEVEL, IOH = $400\,\mu\text{A}$ at VoH = 2.7V IOL = 4mA at Vol = 0.4V IIN = $+/-10\,\mu\text{A}$ | PIN NO. | PIN NAME | DESCRIPTION | |---------|----------|---------------------------------------------------| | 42 | A9 | " | | 44 | A10 | " | | 45 | A11 | " | | 46 | A12 | " | | 47 | A13 | " | | 48 | A14 | " | | 49 | A15 | ADDRESS LINE INPUT, MSB | | 50 | BA14 | WINDOW ADDRESS LINE OUT-<br>PUT | | 51 | BA15 | " | | 52 | BA16 | " | | 53 | BA17 | · · | | 54 | FSEL | 50/60Hz VIDEO FRAME SELECT | | 55 | BD0 | DATA BUS INPUT, LSB | | 56 | BD1 | | | 57 | BD2 | | | 58 | BD3 | | | 59 | BD4 | | | 60 | TXTD5 | TEXT/DATA BUS BD5 INPUT, SWT=1, TEXT; SWT=0, DATA | | | | INPUT | | 61 | BD6 | DATA BUS INPUT | | 62 | BD7 | " , MSB | | 63 | CPUCK | CPU CLOCK INPUT 1/2 MHz<br>WHEN SWR1=0/1 | | 64 | VDD | +5V SUPPLY | # FIGURE 2.13 GATE ARRAY 2 PINOUT | PIN NO. | PIN NAME | DESCRIPTION | |---------|----------|----------------------------------| | 1 | VSS | GROUND | | 2 | ROUT | RED VIDEO OUTPUT, ACTIVE LOW TTL | | 3 | GOUT | GREEN " | | 4 | BOUT | BLUE " | | 5 | HSYNC | HORIZONAL SYNC, ACTIVE HIGH TTL | | 6 | VSYNC | VERTICAL SYNC, " | | 7 | CBLANK | COMPOSITE BLANKING, " | | 8 | BGATE | BURST GATE, " | | 9 | BD7 | DATA BUS, MSB | | 10 | IOEN | I/O ENABLE, ACTIVE LOW | | | | TTL, \$3C000 - 3C07F | | 11 | H0VA | Φο MULTIPLEXED HORI- | | | | ZONTAL/VERTICAL CTR | | | | INPUT | | 12 | H1VB | " | | 13 | H2VC | " | | 14 | H3V0 | " | | 15 | H4V1 | " | | 16 | H5V2 | " | | 17 | H6V3 | n . | | 18 | V5V4 | Φο MULTIPLEXED VERTICAL/ | | | | VERTICAL CTR INPUT | | 19 | VDD | +5V SUPPLY | | 20 | KEYBD | READ KEYBOARD, \$3C000 | | | | | <sup>\*</sup>ALL I/O ARE TTL LEVEL, Ioh = $-400 \mu$ A at Voh = 2.7V IoL = 4mA at VoL = 0.4V IiN == +/-10uA | PIN NO. | PIN NAME | DESCRIPTION | |---------|-----------|-----------------------------------------------------------------| | 21 | KEYSTROBE | KEYBOARD STROBE INPUT,<br>SETS, INTERNAL NEW KEY<br>Flip — flop | | 22 | IOSTR | I/O STROBE OUTPUT, \$3CFFF | | 23 | RAMOE | RAM LATCH OUTPUT ENABLE. | | | | N.C. IN THE COMPUTER | | 24 | TTLS | 1 BIT TTL OUTPUT, ACCESSS | | | | BY \$3C030 | | 25 | CASOUT | CASSETTE OUTPUT, TTL | | | | LEVEL | | 26 | PIOSEL | PRE-I/O SELECT, \$3C000 - | | | | \$3CFFF | | 27 | PRACK | PRINTER ACKNOWLEDGE | | 28 | PRBUSY | PRINTER BUSY | | 29 | PRSTROBE | PRINTER STROBE | | 30 | PRLATCH | | | | | PRINTER BUFFER LATCH | | 31 | SWR1 | DISPLAY MODE SWITCH INPUT | | 32 | VSS | GROUND | | 33 | RESET | CHIP RESET, ACTIVE LOW | | 34 | A0 | ADDRESS LINE INPUT, LSB | | 35 | A1 | " | | 36 | A2 | " | | 37 | A3 | " | | 38 | A4 | " | | 39 | A5 | " | | 40 | A6 | " | | 41 | A7 | " | | 42 | A8 | " | | 43 | A9 | " | | 44 | A10 | " | | PIN NO. | PIN NAME | DESCRIPTION | |---------|-------------------|-----------------------------------------| | 45 | A11 | " | | 46 | A12 | n | | 47 | A13 | " | | 48 | ROMA11 | RE-MAPPED ROM ADDRESS<br>LINE A11 | | 49 | ROM64 | ENABLE UPPERMOST 64K<br>ROM | | 50 | A14 | ADDRESS LINE INPUT | | 51 | A15 | " | | 52 | A16 | · · · | | 53 | A17 | " , MSB | | 54 | FSEL | 50/60Hz VIDEO FRAME<br>SELECT | | 55 | $BR/\overline{W}$ | READ/WRITE LINE | | 56 | BIN | BLUE VIDEO INPUT | | 57 | GIN | GREEN " | | 58 | RIN | RED " | | 59 | LOADS | PERIODIC LOW PULSE FOR TIMING REFERENCE | | 60 | VC | VERTICAL LINE CTR | | 61 | VB | " | | 62 | VA | " | | 63 | Фо | Φο CLOCK INPUT | | 64 | VDD | +5V SUPPLY | ## FIGURE 2.14 SOFTWARE SWITCHES ``` SET BORDER COLOUR TO BLACK 3C008 3C009 RED GREEN 3C00A 3C00B YELLOW BLUE 3C00C MAGENTA 3C00D CYAN 3C00E 3C00F WHITE SET BACKGROUND COLOUR TO BLACK 3C018 3C019 RED 3C01A GREEN 3C01B YELLOW BLUE 3Co1C 3C01D MAGENTA 3C01E CYAN WHITE 3C01F ENABLE MULTI COLOUR MODE 3C028 3C029 SET TO SINGLE COLOUR MODE OF RED PIXELS 3C02A GREEN 3C02B YELLOW 3C02C BLUE MAGENTA 3C02D 3C02E CYAN 3C02F WHITE 3C04C SET TO LOW RESOLUTION 3C04D RGB MODE HIGH RESOLUTION 3C04E 3C04F HIGH RESOLUTION 3C050 GRAPHICS MODE ``` | 3C051 | TEXT MODE | |-------|-----------------------------| | 3C052 | PURE TEXT OR GRAPHICS MODE | | 3C053 | MIXED TEXT OR GRAPHICS MODE | | 3C054 | DISPLAY PRIMARY PAGE | | 3C055 | SECONDARY PAGE | | 3C056 | TURN OFF EMULATION | | 3C057 | SET EMULATION ONLY | | 3C07C | WRITE 1ST MEMORY WINDOW | | 3C07D | 2ND | | 3C07E | 3RD | | 3C07F | 4TH | #### INTERNAL I/O ``` 3C000 READ KEYBOARD DATA 3C010 CLEAR KEYBOARD STROBE 3C020 CASSETTE OUTPUT 3C030 TOGGLE SPEAKER 3C060 CASSETTE INPUT 3C061 BINARY FLAG 1 INPUT 3C062 2 3C063 3 3C064 GAME PADDLE 1 INPUT 3C065 2 3C066 3 3C067 3C068 WRITE DATA TO SOUND GENERATOR 3C070 ANALOG CLEAR 3C090 WRITE DATA TO PRINTER 3C1C0 READ PRINTER ACKNOWLEDGE 3C1C1 READ PRINTER BUSY 3C1C2 READ HORIZONTAL BLANKING 3C1C3 READ VERTICAL BLANKING 3C1C4 READ 50/60 Hz STATUS 3C1C5 READ HIGH RESOLUTION SWITCH (SWR1) STATUS ``` ### FIGURE 2.15 SCREEN MAPPING | MODE | PAGE | HEX ADDRESS | |-------------------------|--------|----------------------------------| | 40 COLUMN TEXT | 0<br>1 | 00400 TO 007FF<br>00800 TO 00BFF | | 80 COLUMN TEXT | 0<br>1 | 01000 TO 017FF<br>01800 TO 01FFF | | LOW RESOLUTION GRAPHICS | 0<br>1 | 02000 TO 03FFF<br>04000 TO 07FFF | | RGB GRAPHICS | 0<br>1 | 04000 TO 09FFF<br>0A000 TO0FFFF | | DOUBLE RESOLUTION | 0<br>1 | 04000 TO 07FFF<br>08000 TO 0BFFF | # CHAPTER 3 #### **EXTERNAL BUS CONNECTIONS** - Unit specifications - RS232 adaptor bus - System bus (cartridge connector and internal expansion bus) - Printer bus - Game Paddle - Keyboard connector - Linear PCB connector - Gate array 1 - Gate array 2 - Production specifications for Linear PAL board #### **UNIT SPECIFICATION** Size: Length 495 mm Depth 250 mm Height 90 mm Weight: 3.9kg Power cable: Length: 6 feet Size: AWG 18 Environment: System ON 15 to 30 C, 20% to 80% humidity System OFF 10 to 45 C, 20% to 80% humidity Electrical: 90 VAC to 130 VAC, 50W max, 20W without peripherals 180 VAC to 250 VAC, 50W max, 20W without perpherals Composite cable: Length: 5 feet Cassette cable : Length : 5 feet ### **RS232 ADAPTOR BUS** | PIN NO. | PIN NAME | DESCRIPTION | |---------|----------|-------------------| | 1 | BD6 | DATA LINE | | 2 | BD7 | " | | 3 | BD1 | " | | 4 | BD3 | " | | 5 | BA0 | ADDRESS LINE, LSB | | 6 | BA5 | " | | 7 | BA11 | " | | 8 | BA10 | " | | 9 | BA8 | " | | 10 | BA6 | " | | 11 | BA4 | ,, | | 12 | BA3 | " | | 13 | BA9 | " | | 14 | GND | SYSTEM GROUND | | 15 | +5V | +5V | | 16 | BD5 | DATA LINE | | 17 | BD0 | ", LSB | | 18 | BD4 | " | | 19 | BD2 | , " | | 20 | BA7 | ADDRESS LINE | | 21 | BA2 | " | | 22 | BA1 | " | | 23 | N.C. | | | 24 | Ŋ.C. | | | 25 | Фо | 1/2 MHz CLOCK | | PIN NO. | PIN NAME | DESCRIPTION | |---------|----------|----------------------------------------| | 26 | BR/W | SYSTEM READ/WRITE<br>LINE | | 27 | F4M | 4 MHz CLOCK (3 LOW: 4 HIGH DUTY CYCLE) | | 28 | PIOSEL | DECODER OUTPUT, TTL<br>LEVEL, 3CXXX | | 29 | N.C. | , | | 30 | +12V | +12V | ### SYSTEM BUS, CARTRIDGE CONNECTOR AND INTERNAL EXPANSION BUS | PIN NO. PIN NAME DESCRIPTION | | |------------------------------|----------------| | 1 PIOSEL DECODER OUTPL | JT, TTL LEVEL, | | 3CXXX | , | | 2 BAO SYSTEM ADDRES | SS LINE, LSB | | 3 BA1 " | | | 4 BA2 " | | | 5 BA3 " | | | 6 BA4 " | | | 7 BA5 " | | | 8 BA6 " | | | 9 BA7 " | | | 10 BA8 " | | | 11 BA9 " | | | 12 BA10 " | | | 13 BA11 " | | | 14 BA12 " | | | 15 BA13 " | | | 16 A14 BUFFERED CPU A | DDRESS LINE | | 17 A15 BUFFERED CPU A | DDRESS LINE | | 18 BR/W SYSTEM READ/WE | RITE | | 19 BA16 SYSTEM ADDRESS | S LINE | | 20 IOSTR ADDRESS DECO | DER OUTPUT, | | TTL LEVEL, 3C800 | 0 → 3CFFF | | 21 RDY CPU READY INPU | T, TTL LEVEL | | 22 DMA DIRECT MEMORY | | | LEVEL, NORMALI | _Y HIGH | | 23 INT OUT DAISY CHAIN INT | | | 24 DMA OUT DMA DAISY CHAII | | | 25 +5V | | | PIN NO. | PIN NAME | DESCRIPTION | |---------|------------|----------------------------------------| | 26 | BA14 | SYSTEM ADDRESS LINE | | 27 | BA15 | " | | 28 | BA16 | " | | 29 | BA17 | ", MSB | | 30 | F28M | 28MHz SYSTEM CLOCK | | 31 | ROM64K | ADDRESS DECODER OUTPUT, | | | | TTL LEVEL, ENABLE UPPER- | | | | MOST 64K ROM | | 32 | GND | GROUND | | 33 | GND | GROUND | | 34 | +5V | +5V SUPPLY | | 35 | +5V | +5V SUPPLY | | 36 | +5V | +5V SUPPLY | | 72 | +12V | +12V SUPPLY | | 71 | BD0 | SYSTEM DATA BUS, LSB | | 70 | BD1 | <i>"</i> | | 69 | BD2 | " | | 68 | BD3 | " | | 67 | BD4 | " | | 66 | BD5 | " | | 65 | BD6 | " | | 64 | BD7 | SYSTEM DATA BUS, MSB | | 63 | N.C. | | | 62 | Фо | PHIO CLOCK (=CPU CLOCK WITHOUT DMA) | | 61 | N.C. | • | | 60 | Ф1 | PHIO | | 59 | <u>0</u> 3 | 2 MHz CLOCK FOR GENERAL USE, TTL LEVEL | | 58 | F7M | 7 MHz INTERMEDIATE CLOCK | | 57 | BA17 | SYSTEM ADDRESS LINE, MSB | | PIN NO. | PIN NAME | DESCRIPTION | |---------|----------|--------------------------------------------| | 56 | F4M | 4 MHz CLOCK (3 LOW : 4 HIGH<br>DUTY CYCLE) | | 55 | F14M | 14MHz SYSTEM CLOCK | | 54 | ĪNH | INTERNAL ROM DISABLE | | 53 | CPU RST | RESET CPU AND PERIPHERAL DEVICES | | 52 | ĪRQ | INTERRUPT REQUEST, TTL | | | | LEVEL, ACTIVE LOW | | 51 | ΝMΙ | NON-MASKABLE REQUEST, TTL | | | | LEVEL, ACTIVE LOW | | 50 | INTIN | INTERRUPT DAISY CHAIN INPUT | | 49 | DMAIN | DMA DAISY CHAIN INPUT | | 48 | GND | GROUND | | 47 | SWR0 | DISPLAY MODE SWITCH STATUS, | | | | LOW ORDER BIT | | 46 | SWR1 | " HIGH " | | 45 | SWP1 | DISPLAY PAGE SWITCH STATUS: | | | | 0=PRIMARY PAGE, 1=SECOND- | | | | ARY PAGE. | | 44 | SWT | TEXT/GRAPHICS DISPLAY MODE | | | | SWITCH STATUS | | 43 | GND | GROUND | | 42 | GND | " | | 41 | GND | " | | 40 | GND | " | | 39 | GND | " | | 38 | GND | " | | 37 | GND | GROUND | #### **PRINTER BUS** | PIN NO. | PIN NAME | DESCRIPTION | |---------|----------|---------------------------------------| | 1 | ĀCK | PRINTER ACKNOWLEGE, TTL<br>ACTIVE LOW | | 2 | BUSY | PRINTER BUSY, TTL ACTIVE HIGH | | 3 | PR1 | PRINTER DATA | | 4 | PR0 | ", LSB | | 5 | PR4 | " | | 6 | PR5 | " | | 7 | PR2 | " | | 8 | GND | GROUND | | 9 | PR6 | PRINTER DATA | | 10 | PR7 | ", MSB | | 11 | PSTROBE | STROBE PRINTER INTO PRINTER | | 12 | N.C. | | | 13 | +5V | | | 14 | +5V | | | 15 | +5V | | | 16 | N.C. | | | 17 | N.C. | | | 18 | PR3 | PRINTER DATA | | 19 | N.C. | | | 20 | N.C. | | #### **GAME PADDLE** | PIN NO. | PIN NAME | DESCRIPTION | |---------|------------|--------------------------| | 1 2 | +5V<br>GND | | | 3 | PD2 | ANALOG INPUT, 0 - 5V | | 4<br>5 | PD3<br>PD1 | " <b>"</b> " | | 6 | PD0 | " | | 7 | SW0 | SWITCH INPUT, TTL LEVEL, | | | | NORMALLY HIGH | | 8 | SW1 | " | | 9 | SW2 | " | ### **KEYBOARD CONNECTOR** | PIN NO. | PIN NAME | DESCRIPTION | |---------|-----------|------------------------------| | 1 | Y7 | Y-LINE OF KEYBOARD<br>MATRIX | | 2 | Y8 | " | | 3 | Y9 | " | | 4 | Y1 | " | | 5 | +5V | +5V SUPPLY | | 6 | Y2 | Y-LINE | | 7 | Y3 | " | | 8 | Y4 | " | | 9 | Y5 | " | | 10 | Y6 | " | | 11 | Y0 | " | | 12 | X0 | X-LINE OF KEYBOARD | | | | MATRIX | | 13 | X1 | " | | 14 | X2 | <i>"</i> | | 15 | X3 | " | | 16 | X4 | <i>"</i> | | 17 | X5 | " | | 18 | X6 | " | | 19 | X7 | " | | 20 | Y10 | Y-LINE | | 21 | Y11 | Y-LINE | | 22 | INDICATOR | CAP-LOCK INDICATOR | | 23 | CTRL | CONTROL KEY | | 24 | SHIFT | SHIFT KEY | | 25 | CAP LOCK | CAP LOCK KEY | | 26 | GROUND | GROUND | #### **LINEAR PCB CONNECTOR** | PIN NO. | PIN NAME | DESCRIPTION | |---------|--------------|------------------------------| | 1 | CASSETTE IN | CASSETTE INPUT, TTL<br>LEVEL | | 2 | +12V | | | 3 | GND | | | 4 | +5V | | | 5 | H/2 | 1/2 HORIZONTAL | | | | CHARACTER FREQUENCY, | | | | TTL LEVEL | | 6 | RED | VIDEO GUN RED, TTL | | | | LEVEL | | 7 | GREEN | GREEN VIDEO, " | | 8 | BLUE | BLUE " . " | | 9 | CBLANK | COMPOSITE BLANKING, TTL | | | | LEVEL, ACTIVE LOW | | 10 | HSYNC | HORIZONTAL SYNC, TTL | | | | LEVEL, ACTIVE LOW | | 11 | VSYNC | VERTICAL SYNC, TTL | | | | LEVEL, ACTIVE LOW | | 12 | CPURST | CPU AND EXTERNAL | | | | PERIPHERALS RESET | | 13 | TTLS | TTL LEVEL SOUND OUTPUT | | 14 | CASSETTE OUT | CASSETTE OUTPUT, TTL | | | | LEVEL | | 15 | BURST | BURST GATE, TTL LEVEL | | 16 | SGCS | SOUND GENERATOR OUT- | | | | PUT,150mV TYPICAL | | 17 | GND | GROUND | #### **GATE ARRAY 1 SPECIFICATION** | PIN NO. | PIN NAME | DESCRIPTION | |---------|----------|------------------------------| | 1 | VSS | GROUND | | 2 | F14M | 14MHz CLOCK INPUT | | 3 | F7M | 7MHz CLOCK INPUT, | | | | SYNCHRONOUS TO RISING | | | | EDGE OF F14M | | 4 | F4M | 4MHz CLOCK INPUT (3 LOW: | | | | 4 HIGH DUTY CYCLE) | | 5 | LOADS | NEGATIVE PULSE INPUT, | | | | MUST OCCUR LESS THAN | | | | 250NS AFTER CPUCK | | 6 | DOTCK | VIDEO DOT CLOCK OUTPUT | | 7 | RGUN | RED VIDEO O/P | | 8 | GGUN | GREEN VIDEO O/P | | 9 | BGUN | BLUE VIDEO O/P | | 10 | RAS | DRAM ROW ADDRESS | | 1.1 | 110) (4 | STROBE | | 11 | HOVA | MULTIPLEXED HORIZONTAL | | | | AND VERTICAL CTR O/P, | | 12 | H1VB | Φ= 0, O/P = HO " O/P = H1 | | 13 | H2VC | " O/P = H1<br>" O/P = H2 | | 14 | H3V0 | " O/P = H3 | | 15 | H4V1 | " O/P = H4 | | 16 | H5V2 | " O/P = H5 | | 17 | H6V3 | " O/P = H6 | | 18 | V4V5 | MULTIPLEXED VERTICAL | | - | • • | CTRS O/P, $\Phi$ = 0, O/P=V4 | | 19 | VDD | +5V | | 20 | RAMO | DRAM MULTIPLEXED | | | | ADDRESS, OUTPUT, LSB | | | | • | \*ALL I/O ARE TTL LEVEL, IOH =-400 $\mu$ A AT 2.7V IOL =4mA AT 0.4V IIN =+/-10uA | PIN NO. | PIN NAME | DESCRIPTION | |---------|----------|-------------------------| | 21 | RAM1 | " | | 22 | RAM2 | " | | 23 | RAM3 | " | | 24 | RAM4 | " | | 25 | RAM5 | " | | 26 | RAM6 | " | | 27 | RAM7 | " , MSB | | 28 | SWR0 | DISPLAY MODE SWITCH O/P | | 29 | SWR1 | " | | 30 | SWT | TEXT/GRAPHICS DISPLAY | | | | MODE SWITCH O/P | | 31 | SWP1 | SWP1=0 -> PRIMARY; | | | | SWP1=1 -> SECONDARY | | | | DISPLAY PAGE | | 32 | VSS | GROUND | | 33 | RESET | CHIP RESET, ACTIVE LOW | | 34 | A0 | ADDRESS LINE INPUT, LSB | | 35 | A1 | " | | 36 | A2 | | | 37 | A3 | " | | 38 | A4 | " | | 39 | A5 | <i>n</i> | | 40 | A6 | " | | 41 | A7 | | | 42 | A8 | " | | 43 | A9 | " | | 44 | A10 | " | ``` 45 A11 ,, 46 A12 47 A13 48 A14 , MSB 49 A15 50 BA14 WINDOW ADDRESS LINE OUTPUT " BA15 51 52 BA16 53 BA17 50/60Hz VIDEO FRAME 54 FSEL SELECT DATA BUS INPUT, LSB 55 BD0 56 BD1 ,, 57 BD2 " 58 BD3 59 BD4 60 TXTD5 TEXT/DATA BUS BD5 INPUT, SWT=1, TEXT; SWT=0, DATA INPUT DATA BUS INPUT 61 BD6 62 BD7 , MSB CPU CLOCK INPUT 1/2 MHz 63 CPUCK WHEN SWR1=0/1 64 VDD +5V SUPPLY ``` ### **GATE ARRAY 2 SPECIFICATION** | PIN NO. | PIN NAME | DESCRIPTION | |---------|-------------|---------------------------------------------------| | 1 | VSS | GROUND | | 2 | ROUT | RED VIDEO OUTPUT, ACTIVE | | _ | <del></del> | LOW TTL | | 3 | GOUT | GREEN " | | 4 | BOUT | BLUE " | | 5 | HSYNC | HORIZONTAL SYNC, ACTIVE | | _ | | HIGH TTL | | 6 | VSYNC | VERTICAL SYNC " | | 7 | CBLANK | COMPOSITE BLANKING, " | | 8 | BGATE | BURST GATE, " | | 9 | BD7 | DATA BUS, MSB | | 10 | IOEN | I/O ENABLE, ACTIVE LOW | | | | TTL, 3C000 -> 3C07F | | 11 | HOVA | Фo MULTIPLEXED HORI- | | | | ZONTAL/VERTICAL CTR | | | | INPUT | | 12 | H1VB | " | | 13 | H2VC | " | | 14 | H3VO | " | | 15 | H4V1 | " | | 16 | H5V2 | " | | 17 | H6V3 | " | | 18 | V5V4 | ΦοMULTIPLEXED VERTICAL/ | | | | VERTICAL CTR INPUT | | 19 | VDD | +5V SUPPLY | | 20 | KEYBD | READ KEYBOARD, \$3C000 | | | | ·= ··= · = 0. · · · · · · · · · · · · · · · · · · | <sup>\*</sup>ALL I/O ARE TTL LEVEL, 10H =-400 $\mu$ A AT 2.7V 10L =4mA AT 0.4V 11N =+/-10 $\mu$ A | PIN NO. | PIN NAME | DESCRIPTION | |---------|-----------|--------------------------------------------------------------| | 21 | KEYSTROBE | KEYBAORD STROBE IN-<br>PUT, SETS INTERNAL<br>KEY Flip — Flop | | 22 | IOSTR | I/O STROBE OUTPUT,<br>\$3C800 — \$3CFFF | | 23 | RAMOE | RAM LATCH OUTPUT EN-<br>ABLE, N.C. IN the computer | | 24 | TTLS | 1 BIT TTL OUTPUT,<br>ACCESS BY \$3C030 | | 25 | CASOUT | CASSETTE OUTPUT, TTL<br>LEVEL | | 26 | PIOSEL | PRE-I/O SELECT, \$3C000 -> \$3CFFF | | 27 | PRACK | PRINTER ACKNOWLEDGE | | 28 | PRBUSY | PRINTER BUSY | | 29 | PRSTROBE | PRINTER STROBE | | 30 | PRLATCH | LATCH DATA BUS INTO PRINTER BUFFER LATCH | | 31 | SWR1 | DISPLAY MODE SWITCH | | 32 | VSS | GROUND | | 33 | RESET | POWER UP RESET | | 34 | A0 | ADDRESS LINE INPUT,<br>LSB | | 35 | A1 | " | | 36 | A2 | " | | 37 | A3 | " | | 38 | A4 | " | | 39 | A5 | ii. | | 40 | A6 | <i>II</i> | | PIN NO. | PIN NAME | DESCRIPTION | |---------|----------|-----------------------| | 41 | A7 | " | | 42 | A8 | " | | 43 | A9 | " | | 44 | A10 | • | | 45 | A11 | " | | 46 | A12 | " | | 47 | A13 | " | | 48 | ROMA11 | RE-MAPPED ROM | | | | ADDRESS LINE A11 | | 49 | ROM64 | ENABLE UPPER MOST 64K | | | | ROM | | 50 | A14 | ADDRESS LINE | | 51 | A15 | " | | 52 | A16 | " | | 53 | A17 | " , MSB | | 54 | FSEL | 50/60Hz VIDEO FRAME | | | | SELECT | | 55 | BR∕₩ | READ/WRITE LINE | | 56 | BIN | BLUE VIDEO INPUT | | 57 | GIN | GREEN VIDEO INPUT | | 58 | RIN | RED VIDEO INPUT | | 59 | LOADS | PERIODIC LOW PULSE | | | | FOR TIMING REFERENCE | | 60 | VC | VERTICAL LINE CTR | | 61 | VB | " | | 62 | VA | " , LSB | | 63 | PHIO | PHIO CLOCK INPUT | | 64 | VDD | +5V SUPPLY | ### PRODUCTION SPECIFICATION FOR LINEAR BOARD (PAL VERSION) PERFORMANCE MEASUREMENT Cassette output CONDITION **SPEC** Composite video 75 ohm loaded Output voltage +/-0.1 (Sync. tip to white) Volt Sync. tip d.c. level 0.9 +/-0.1 Volt Sound output 10K ohm loaded 175mVrms +/-3dbTTL input (1KHz/5Vp-p) Speaker output 8 ohm load/max. 1.3Vrms volume +/-3db TTL input (1KHz/ 5Vp-p) 1K ohm load > 30mVp-p # CHAPTER 4 # **OPERATION OF SWITCHING POWER SUPPLY UNIT** - Theory of operation General Input filter and rectifier Bias and switch Output section Regulation control Protection Circuits - Production specification - Alignment procedures #### THEORY OF OPERATION #### **GENERAL** The power supply operates on the "Flyback" principle in which energy is stored and released in a cyclic pattern. The ratio of energy storage during the charging portion of the cycle is determined by the circuit constants. The discharging time, and thus the amount of energy delivered to the load is determined by the load requirement. Essentially the power supply consists of five functional blocks: Input filter and Rectifier, Drive and Switching element, Regulation control, Output section and Protection circuit. #### INPUT FILTER AND RECTIFIER The AC input filter consists of T1, C1, C2, C3 and C5. The purpose of this circuit is to filter out 20KHz and above switching noise, preventing it from being transmitted back out the input line. The fuse F1 is included to protect the PC Board traces and to reduce fire and personal harzard in the event of catastrophic supply failure. In-rush current limiting is accomplished with resistor R1. D1-D4 forms a bridge rectifier which converts the AC supply voltage into DC voltage. The energy is then stored in capacitor C6. #### **BIAS AND SWITCH** Q1 is the switching element which is driven by Q2 and Q3. RC network C7 and R3 forms a snubber network that absorbs harmful voltage spike. The transformer is so phased to form a blocking oscillator. D5, C9, R4 forms a DC biasing network for the switch Q1. #### **OUTPUT SECTION** Each output voltage is developed from the transformer output through a single diode rectifier feeding a capacitor input filter. #### **REGULATION CONTROL** #### 1) Error Amplifier The +5V and +12V output is sampled by R9, R18, R13 and is compared to a reference voltage source consists of R6, R7, R8, VR1 and Z1. The output of error amplifier Q4 drives the opto-islator OC1 which in-turn drives Q3 through modulator network. #### 2) Modulator The R.C.D. network D7, D6, R14, R15, C10, C21, forms a modulator. The primary ramp current and the output of the opto-isolator is processed by the modulator to adjust the turn off point of the switch Q1. #### **PROTECTION CIRCUIT** #### 1) Overcurrent Protection If a secondary output is shorted, the primary current, thus the voltage across R5 increases, this causes Q3 to be immediately driven into saturation, thus cutting off Q1. The protective "burping" action is repeated far as long as the short remains. #### 2) Over voltage protection Over voltage protection for the loads is provided by SCR, and Z2. The +12V output is monitored via the anode of SCR1, the +5V output via Z2 in the gate circuit. An overvoltage condition in either output will cause SCR1 to fire, Simulating an overcurrent condition. This "Crowbar" effect initiates the overcurrent protection circuit described above. # PRODUCTION SPECIFICATION FOR THE COMPUTER'S SWITCHING POWER SUPPLY #### A. Output Voltage V01 = 4.80V - 5.20V V02 = 11.40V - 12.60Vfor Conditions (a) – (f) #### AC 110V/220V 50Hz (\*) input | a) I01 = 1.0A | 102 = 0.5A | |---------------|------------| | b) I01 = 3.0A | 102 = 0.5A | | c) 101 = 1.0A | 102 = 1.5A | | d) I01 = 3.0A | 102 = 1.5A | | e) IO1 = 1.0A | 102 = 0A | | f) 101 = 3.0A | 102 = 0A | #### B. Ripple Rvo1 = $$\langle 100mV pp$$ Rvo2 = $\langle 200mV pp$ #### C. Short Circuit Output Current $$Is1 = \langle 3.0A | \\ Is2 = \langle 1.5A |$$ for Condition AC 110V/220V 50Hz (\*) input - D. Overvoltage Protection ThresholdV01 = 6.25V +/-0.75V - E. Dielectric Test 2100 VDC for 110V version 2100 VDC for 220V non-VDE version 3000 VDC for 220V CDE version - between (a) Case and primary - (b) Secondary and Primary Cut off current at 0.5mA, 60 seconds F. Efficency $$\geq$$ = 70% at IO1 = 3.0A, IO2 = 1.5A G. Operation Voltage Range for AC 110V/220V 50Hz (\*) input and $$101 = 3.0A$$ $102 = 1.5A$ \* : 110V for 110V models, 220V for 220V models # THE COMPUTER'S SWITCHING POWER SUPPLY ALIGNMENT PROCEDURE #### CONDITIONS AC 110V 50Hz for 110V model AC 220V 50Hz for 220V model V01 at 1.0A V02 at 1.5A #### ALIGNMENT PROCEDURE Adjust VR1 so that V02 = 11.40V # **PERIPHERAL DATA** - Keyboard electrical and mechnaical specs - Printer cable pin assignments Installation and test procedure - Joystick connector signals memory locations and installation procedures # THE COMPUTER'S KEYBOARD SPECIFICATION #### 1. ELECTRICAL SPECIFICATION - Full 81 key array - Numeric key pad plus 4 cursor control keys - Eight user definable function keys - Single chip microcomputer (8048) as keyboard controller - Automatic repeat. Repeat frequency 10Hz after 0.6 sec key depression. - ASCII Encoding - N-key rollover - Software cap lock with LED indicator - 4 modes of operations (Unshifted, Alpha Lock, Control, Shift-control) - Conductive rubber switching technology. Operation contact resistance less than 1.5K ohm. - Insulation resistance 30V 10M ohm approx. #### 2. MECHANICAL SPECIFICATION - Non glare keytop - Step sculptured keytops - Multicolor keytop - Injection molded enclosure - Key total travel 4mm nominal - Pretravel 2.2mm - Key actuating force 60gm. - Switch reliability 5 X 10<sup>6</sup> cycles # PRINTER CABLE INSTALLATION TEST PROCEDURE & PIN ASSIGNMENT. With the Printer Cable, you can now connect your Computer to any Centronics Bus printer. #### **CAUTION:** Before connecting or disconnecting TURN OFF ALL COMPUTER AND PRINTER POWER. #### **INSTALLATION** - 1) Turn off all power. - Attach the Printer Cable to the Printer socket in the rear panel of the computer. A polarization slot on the connector make you wouldn't attach the cable in reverse side. - 3) Check to ensure that the Printer Cable is fully inserted and firmly attached. - 4) Connect the other end of the Printer Cable to the printer. Double check that it is well-connected. - 5) Turn on the computer and printer. You are now ready to use the advanced printing capability of the computer. #### **TEST PROCEDURE** To check whether your printer has been correctly set-up, try the following test. - 1) Enter the following program: - 10 PR#1 - 20 FOR I=32 TO 128 - 30 PRINT CHR\$(I); - 40 NEXTI - 50 PR#0 - 60 END - 2) Type in RUN, 'RETURN', the printer will print out the entire range of alphanumeric characters. #### NOTE: For normal text printing, any type of Centronics Bus printer will work well with the computer. For graphics printing, a BX-80 series, dot matrix printer or compatable printer is required. Refer to computer BASIC REFERENCE MANUAL for detail description. ### PIN ASSIGNMENT #### 1. Computer side | PIN NO. | SIGNAL | PIN NO. | SIGNAL | |---------|--------|---------|--------| | 1 | ACK | 11 | STROBE | | 2 | BUSY | 12 | NC | | 3 | DATA 1 | 13 | +5V | | 4 | DATA 0 | 14 | +5V | | 5 | DATA 4 | 15 | +5V | | 6 | DATA 5 | 16 | NC | | 7 | DATA 2 | 17 | NC | | 8 | GND | 18 | DATA 3 | | 9 | DATA 6 | 19 | NC | | 10 | DATA 7 | 20 | NC | NOTE NC: No Connection ### 2. Printer side | PIN NO. | SIGNAL | |---------------|--------| | 1 | STROBE | | 2 | DATA 0 | | 3 | DATA 1 | | 4 | DATA 2 | | 5 | DATA 3 | | 6 | DATA 4 | | 7 | DATA 5 | | 8 | DATA 6 | | 9 | DATA 7 | | 10 | ACK | | 11 | BUSY | | 12–18 | N.C. | | <b>29</b> –27 | N.C. | | 19- and | | ### **JOYSTICK** #### **JOYSTICK CONNECTOR SIGNALS** A 9-pin D-type miniature connector in the right-hand side of the computer provides signals required for the Joysticks. There are three switch inputs, called SW0—SW2, and four paddle inputs called PDL0—PLD3. | PIN NO. | SIGNAL | DESCRIPTION | |------------|-----------|---------------| | 2 | +5V | +5 volt power | | 3 | GND | Signal ground | | 5, 8, 4, 9 | PDL0-PDL3 | Paddle inputs | | 7, 1, 6 | SW0-SW2 | Switch inputs | Joystick Connector The switch inputs are standard low-power schottky TTL inputs. It can be used to detect the status of a switch. To use them, connect each one to a 220 ohm pull-down resistors to ground and through single pole push switches to +5 volt supply. Each one of the switch input is corresponding to a memory location. Program can detect the status of the switches by read these locations. But only the high-order bit is valid information, the other bit is undefined. For BASIC language, PEEK the location and check the value with 128. If the value is 128 or greater, the switch is on. The paddle inputs are connected to the timing input of type NE558 quadruple analog timer. It can be connected through a 150K ohm variable resistor to +5 volt supply and form a one-shot timing circuit. The time that the timer changes state is proportional to the corresponding resistance, and hence to the position of the joystick. To read the paddle inputs, the program must first reset the timing circuit by accessing memory location \$C070 (decimal 49264 or -16272). All the four timer is set high and then return to low within about 3 milliseconds. The exact time for the timer to return to low is proportional to the resistance. For timer set high, a read to the appropriate memory location gives a value equal to or greater than 128, or in other words, the high-order bit set. So program can count the time remain high by check the high-order bit and hence determine the position of the variable resistor. # JOYSTICK MEMORY LOCATION | FUNCTION | Αſ | | | | | | |---------------------------------------------------|--------|-------|---------|--|--|--| | SW0<br>SW1<br>SW2<br>PDL0<br>PDL1<br>PDL2<br>PDL3 | HEX | DECIM | DECIMAL | | | | | SW0 | \$C061 | 49249 | -16287 | | | | | SW1 | \$C062 | 49250 | -16286 | | | | | SW2 | \$C063 | 49251 | -16285 | | | | | PDL0 | \$C064 | 49252 | -16284 | | | | | PDL1 | \$C065 | 49253 | -16283 | | | | | PDL2 | \$C066 | 49254 | -16282 | | | | | PDL3 | \$C067 | 49255 | -16281 | | | | | PADDLE INPUT RESET | \$C070 | 49264 | -16272 | | | | Also, the BASIC function PDL can be used to determine the paddle position. Refer to the computer BASIC REFERENCE MANUAL for detail description. #### **CIRCUIT DIAGRAM** Note: RIGHT fire button of Joystick 1 and Joystick 2 are connected in parallel. #### JOYSTICK INSTALLATION PROCEDURE These Joysticks offer you fast direction control and dual fire button facility. Now, you can get more fun from the computer's entertainment programs. #### **CAUTION:** Before connecting or disconnecting TURN OFF POWER. #### **INSTALLATION** - 1) Turn off power. - 2) Plug the Joystick cable into the joystick connector in the right hand side of computer. - 3) Turn on power, a pair of Joysticks is ready for you. # CHAPTER 6 # **MEMORY MAPPING** - Memory windows, Window addressing & Window Updates - The main memory map - I/O mapping - I/O device mapping - BASIC reserved memory locations # MEMORY WINDOWS, WINDOW ADDRESSING & WINDOW UPDATE Your computer's 6502A micro-processor can address 65,536 (64K) bytes of memory directly. The gate arrays inside your computer further enchance the addressing capability to 256 KB. Four windows of 16KB each maps part of the physical memory of 256 KB into 6502A logical address space. Figure 3.1 below shows an example of the windowing technique. Figure 3.1 Window Addressing Thus, changing the content of the windows will map different 16K-BLOCK of physical memory into 6502A's memory space. Window updating is done by writing a byte into the window address listed in figure 3.2. Figure 3.3 shows an example of window update. | Physical Address | Window no | |------------------|-----------| | \$3CØ7C | Ø | | \$3CØ7D | 1 | | \$3C07E | 2 | | \$3CØ7F | 3 | Figure 3.2 Window Address Figure 3.3 Window Update The window latches are master slave type. The lower 4 data bits are latched into the master latch during falling edge of PHIO and the master content will be transferred to the slave latch at the rising edge of PHIO. Figure 3.4 shows a block diagram for this window structure. Figure 3.4 Block diagram of window structure. The CPU address line A14, A15 routes directly to the gate arrays to select which 4-bit group of 4 will be outputed as the upper 4 system address lines. Figure 3.5 shows an example. Window 0 = 1 Window 1 = 3 Window 2 = 5 Window 3 = E | 0 0 | WINDOW SELECTED | BA17, BA16, BA15, BA14 | | | | | | | |-----|-----------------|------------------------|---|--|---|------|--|--| | 0 | 0 | 0 | 0 | | 0 | 1(1) | | | | 0 | 1 | 2 | 0 | | 1 | 1(3) | | | 1 0 1(5) 0(E) 2 Figure 3.5 example of window addressing ### **MAIN MEMORY MAP** Figure 3.6 Main Memory Map Internal to your computer, you can add a 128K RAM expansion card which occupies memory space \$10000 to \$2FFFF, and a 16K Bank switched RAM. Notice that address space \$30000 to \$37FFF has no device connected and is free for custom expansion. The built in enchanced Microsoft Basic occupies two sections. : \$38000 to \$3BFFF and \$3FFFF. Between the Basic interpreter lies 4 KB of I/O space. Figure 3.6 shows the main memory map. # I/O MAP Figure 2.71 I/O mapping Figure 2.7 shows the I/O mapping. Two 2KB bank switch ROMs houses the PRINTER and 80 COLUMN DISPLAY FIRMWARE. Normally both ROMs are disabled. To access these bank switched ROM, program must branch to the corresponding initialization routine located at \$3C100 and \$3C300. After execution of the initialization and driver routine, the corresponding bank switched ROM is turned on Figure 3.8 shows the correct sequence for programming using bank switch ROMs. Figure 3.9 gives a schematic for associated hardware required when additional bank switch ROM is to be installed. Figure 3.8 sequence for accessing bank switch ROM. Figure 3.9 supporting hardware for bank switch ROM. # I/O DEVICE MAPPING Memory space \$3C000 to \$3C07F houses the Input/Output devices such as sound generator, memory windows, joystick electronics, keybaord data etc. Figure 2.14 shows all the SOFTWARE SWITCHES location and internal I/O device mapping. | | CAT BASIC Zero Page Usage | | | | | | | | | | | | | | | | | |------|---------------------------|-----|-----|-----|-----|-----|-------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | Deci | | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 19 | 11 | 12 | 13 | 14 | 15 | | | Hex | \$0 | \$1 | \$2 | \$3 | \$4 | <b>\$</b> 5 | \$6 | \$7 | \$8 | \$9 | \$A | \$B | \$C | \$D | \$E | \$1 | | ø | \$99 | • | • | • | • | • | • | • | • | | | • | • | • | • | • | • | | 16 | \$10 | • | • | • | • | • | • | • | • | • | • | | | | | | - | | 32 | \$20 | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | | | 48 | \$30 | • | • | • | • | • | • | • | • | • | • | • | • | ě | ě | ě | • | | 64 | \$40 | • | • | • | • | • | • | • | • | • | • | | | | | • | • | | 80 | \$50 | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | | 96 | \$69 | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | | 112 | \$70 | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | | 128 | \$80 | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | | 144 | \$90 | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | | 160 | \$AØ | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | | 176 | \$BØ | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | | 192 | \$C <b>9</b> | • | • | • | • | • | • | • | • | • | • | • | • | • | • | | - | | 208 | \$DØ | • | • | • | • | • | • | | | • | • | • | • | • | • | • | • | | 224 | \$EØ | • | • | • | • | • | • | • | • | • | • | • | • | | | | | | 240 | \$F@ | • | • | • | • | | • | • | • | • | • | _ | - | | | | | • Used by the BASIC interpreter Figure 1 # CHAPTER 7 # THE SYSTEM KERNEL - System kernel overview - Entering the kernel - Communicating with the kernel - Examining memory - Examining some more memory - Altering memory contents - Moving a range of memory - Comparing two ranges of memory - Saving the contents of a memory range on tape - Reading back a memory range from tape - Other kernel commands - Leaving the kernel - A summary of kernel commands #### SYSTEM KERNEL OVERVIEW Residing deep inside the computer's read-only memory (ROM) is a supervisory program called the Kernel (in some computers, it is called the Monitor). It serves as a link between the system hardware and the high level languages. It is used whether you are programming in machine language, BASIC, PASCAL or almost any other language. Without it, you could not get information into or out of the computer. The keyboard, text display, cassette, and disk drives would all become inactive and unusable. You can use the Kernel via keyboard commands. Some reasons for doing this would be to look at one or more memory locations; to change the contents of a location, or to write programs in machine language to be executed directly by the computer's microprocessor — the 6502A. Most of the time you will find no need to use it, but the Kernel has some functions which you may find handy at some time. # **ENTERING THE KERNEL** The Kernel program of computer starts at memory location \$FF69 (\$ stands for hexadecimal). So, a subroutine call to \$FF69 will bring you there. In BASIC, the interpreter does not recognize hexadecimal numbers and you should type in the following command in order to get into the Kernel. CALL -151 or CALL 65385 65385 is actually the decimal equivalent of \$FF69. # COMMUNICATING WITH THE KERNEL Once you have entered the Kernel, you will see the prompt (\*) and cursor appearing at the left edge of the screen. This indicates that the Kernel is now waiting for your input line. As in BASIC, the Kernel will not respond to any command unless you press the (RETURN) or the (ENTER) key. Each input line to the Kernel may consist of up to 255 characters. How do you type commands into the Kernel? The Kernel recognizes over ten different COMMAND CHARACTERS, which in appropriate context specify WHAT action is to be taken. In many cases, merely a command itself is neither complete nor grammatically correct, unless additional information in the form of ADDRESS or DATA is also supplied. Address and data typed into the Kernel are always treated as hexadecimal numbers. In the computer, the address of every memory location is numbered with four hex digits, and the content of each memory location is represented by two hex digits. When the Kernel looks for an address, it is actually looking for a group of four hex digits. If an address has been typed with less than four digits, the Kernel will assume the hex digit group come with leading zero (s). If an address contains more than four hex digits, the Kernel will truncate the number and only accept the last four hex digits as an address. The same procedure is followed when looking for two-digit data values. # **EXAMINING MEMORY** # **EXAMINING THE CONTENTS OF A MEMORY LOCATION** Type in the hexadecimal address of the location you want to see, following by the (RETURN) or (ENTER) key, as in this example: \*DOOO (RETURN) Remember that any number typed into the Kernel is ALWAYS treated as a hexadecimal number WITHOUT any special designation preceding or following it. The Kernel responds by displaying the contents of that location: D000=6F # EXAMINING SOME MORE MEMORY Let's say you examined the single address \$DOOO, as in the example above, and you want to look at the next higher locations in memory. You do not have to examine them one by one, as this would be quite time consuming. Instead, you can press (RETURN) or (ENTER) and the Kernel will respond with one line of a memory dump, as shown below: \*DOOO (RETURN) DOOO= 6F \*(RETURN) DOO1=D8 65 D7 F8 DC 94 D9 The contents in memory locations \$DOO1 to \$D007 have been shown with a simple (RETURN). One more (RETURN) will cause the Kernel to produce one more line of memory dump. \*(RETURN) DOO8= B1 D8 30 F3 D8 DF E1 DB From the above examples, you should have noticed several things about the format of a memory dump. First, a memory dump always begins with the address of teh location FOLLOWING the last referenced location (the reference may be in the form of contents-examination or others). Secondly, memory dump always begins with an address which ends in either zero or eight (i.e. XXX0 or XXX8). Thirdly, in 40 column text mode as in the above examples, there are never more than eight values displayed on a memory dump; while in 80 column text mode, there are never more than sixteen values displayed on a single line in a memory dump. # **ALTERING MEMORY CONTENTS** # ALTERING THE CONTENTS OF A MEMORY LOCATION Type in the hexadecimal address of the Icoation you want to alter, followed by a colon (:), then the two-digit hexadecimal number you intend to write into that location, and press (RETURN) or (ENTER) to inform the Kernel. For example: \*6000:13 (RETURN) places the number \$13 into memory location \$6000 and overwrites the original value. To check the result, you should type: 6000 (RETURN) and the Kernel should respond with 6000= 13 If, instead of \$13, a different value was shown, then something must have been wrong, a typing error, for example, and you had better try again. # ALTERING THE CONTENTS IN CONSECUTIVE MEMORY LOCATIONS To change the contents in consecutive memory locations, you don't have to press an address, a colon, and a value for each location. The Kernel allows you to change the contents of up to 85 consecutive memory locations at a time. To do this, you first type in the starting address of the memory range. Next, use the colon to indicate to the Kernel that this is a memory alteration command. Finally, enter the data you want at each consecutive location, seperating them by a space. For example, to place the quantities \$00 through \$09 in address \$6009, enter: \*6000:00 01 02 03 04 05 06 07 08 09 (RETURN) Again, it is good practice to check these memory alterations if you want the final product, whether a graphics shape table or a series of machine language instructions, to be correct. To do this you will have to use the memory examine commands described earlier in this chapter. Finally, a few words about memory alteration, only contents in RAM (which stands for RANDOM ACCESS MEMORY) can be changed. Contents in ROM cannot be altered. In the computer, the memory banks can be moved around by accessing certain soft switches. So, it is quite difficult to say strictly where are the RAMs and where are the ROMs. Nevertheless, in most cases, the following assumptions can be made. - (1) From \$0000 to \$BFFF (a 48K range) are RAMs. - (2) From \$C000 to \$C7FF (a 2K range) are Input/Output locations. - (3) From \$C800 to \$FFFF (a 14K range) are ROMs. # **MOVING A RANGE OF MEMORY** The MOVE command allows you to move a whole memory range to a new location. To do this, you must supply the following information to the Kernel: - (1) the source start address (i.e. where to move memory from) - (2) the source end address (i.e. the last address you want to be moved) - (3) the destination address (i.e. where you want to move memory to) The format of the command looks like: (Destination) < (starting address). (end address)M As with other Kernel commands, all addresses are hexadecimal numbers. For example, the command: $*4000 \le 2000.3FFFM$ (RETURN) moves data to address \$4000 (the destination address) from the block starting at \$2000 (the source start address) and ending with \$3FFF (the source end address). If you are familiar with the memory map of the computer, you may probably realize that the above example can be used to copy the picture in HGR1 to HGR2. Normally, when you specify addresses in the move memory command, te source start address should be equal to or less than the source end address. Otherwise, only the first byte from the source range will be moved to the destination. When the address of destination is inside the source range, the MOVE command becomes the FILL command, in which one or more bytes of data are repeatedly written into consecutive memory loactions. Suppose you want to place zeros in the memory range \$6000—\$6FFF, you may first place zeros in the start location by means of the ALTER MEMORY command: \*6000:00 (RETURN) Now comes to the second step which makes use of the MOVE command: - (1) set the destination address to be one greater than the last byte of the pattern (in this example it would be \$6001) - (2) set the source start address to the beginning of the pattern (\$6000 in this case) - (3) set the source end address to the last byte which you want fill (\$6FFF) MINUS the length of the pattern you want to fill memory with (in this example, the length is one, so it gives \$6FFE) \*6001 < 6000.6FFEM (RETURN) You can check the result by examining the addresses \$6000 through \$6FFF and seeing whether they are indeed filled with zeros. As another example, the following Kernel commands will fill memory from \$6000 through \$6FFF with the four-byte pattern: \$00, \$11, \$22, \$33 \*6000:00 11 22 33 (RETURN) \*6004 <6000.6FFBM (RETURN) Once again, you may examine memory from \$6000 through \$6FFF to verify that the pattern repeatedly occurs in this block. # COMPARING TWO RANGES OF MEMORY The VERIFY command of Kernel compares two blocks of memory against each other, noting differences between them. Its format is nearly the same as for the MOVE memory command, except the last item which is now the letter V, instead of M. (Destination) < (starting address). (ending address) V Here is an example: \*2000 < 4000.5FFFV (RETURN) This instructs the Kernel to start comparing data at address \$2000 against address \$4000, and to continue the comparison until address \$3FFF is compared with \$5FFF. In case the Kernel finds discrepancy during the comparison process, it will dislplay the source address where discrepant value was found and the disagreeing values. If there is no discrepancy, nothing will be shown. Note when discrepancy happens, the displayed address is an address in the SOURCE memory range. For instance, in the example above, assume there is a discrepancy and the Kernel displays: \*4345= 00 (FF) This message shows that source address \$4345 contains \$00, while its relative counterpart (\$2345) contains \$FF. As in the case of MOVE, if the ending address of the source range is less than the starting address, only the first bytes of the source and destination data blocks will be compared. # SAVING THE CONTENTS OF A MEMORY RANGE ON TAPE To save memory on tape, use the Kernel's memory WRITE command. You have to inform the Kernel the beginning and ending addresses of the memory range you intend to save. The command format is shown below: (start address). (end address)W For example, the command: \*2000.3FFFW tells the Kernel to write the contents of memory locations, starting at \$2000 and ending with address \$3FFF, to the cassette recorder. The memory write command cannot check a recoder is in RECORD mode or whether the tape recorder is actually connected to the cassette port; or the tape is free from jamming, dropouts, and other problem which are inherent in using tape cassettes. When you press (RETURN) to execute a tape WRITE command, your computer will first write a reference tone onto the tape which lasts for about 10 seconds. Then data are sent out to the cassette output port at a rate of approximate 210 characters per second. After the memory write command has finished, the computer beeps once and the Kernel prompt appears again. # READING BACK A MEMORY RANGE FROM TAPE To retrieve data stored on tape with the WRITE command, you can use the Kernel's READ command. You should enter the starting address to which data from the cassette tape should begin loading followed immediately by a period, then the ending address (where the last byte of data read from . cassette will be stored), and lastly the letter R. (start address). (end address)R (RETURN) Unlike the WRITE command, the memory READ command forces the computer to wait until it encounters the reference tone from the cassette recorder. So, if there is no signal present on the tape, your computer will lock in the READ process endlessly. Before you press PLAY on the cassette recorder, make sure you position the tape to where the reference tone begins. You can tell the difference between the reference tone and the actual data on the tape by listening to it. The reference tone is a steady, medium-pitched note while actual data sounds like random noise. Be sure to adjust the cassette recorder playback volume before using the memory READ command and do not press the (RETURN) key too hastily, let the tape play for three or four seconds first to let it comes to steady. Note that when using the READ commad, the range of memory contents on tape does not need not to be read back to the same range of locations where it has been saved; however, the amount of data read must be equal in LENGTH to the previous memory WRITE. For example, if you save the data in HGR1's memory on tape first: # \*2000.3FFFW Later, you can use either: - \*2000.3FFFR (RETURN) to load them back to HGR1, or - \*4000.5FFFR (RETURN) to load them back to HGR2, but - \*4000.4FFFR (RETURN) will not work correctly, and an error message will be displayed on the screen. # **OTHER KERNEL COMMANDS** In previous sections, we have talked about the frequently used Kernel commands. Now, it comes to the lesser used ones. # **DIVERT OUTPUT FROM SCREEN** Normally, all outputs from the computer are sent to the screen. If you want to change that (e.g. divert all output to a printer), you can type: n(CTRL)P (RETURN) where n is a number from 0 to 7. When using this command, be sure that beginning at \$Cn00, there is a control program to receive and control the outputs from the computer, which may be in the form of a printer driver, or a RS—232 firmware, etc. Otherwise, your computer will lock up and the only way to recover from this condition is to press RESET. With a stand alone computer main unit, you can type 1(CTRL)P (RETURN) to send characters to a printer. To select the computer's screen as the console output device, type 0(CTRL)P, followed with a (RETURN). ### **DIVERT INPUT FROM KEYBOARD** As in the case of output, you can use the Kernel command n(CTRL)K to accept input from a device other than the computer keyboard. To return control to the keyboard, use 0(CTRL)K. Again, make sure that in \$Cn00, there is a program to handle the input to the computer before using this command. # THE GO COMMAND The GO command can be used to transfer control of the computer to a machine language program at an address you specify. The format of this command is: (address)G (RETURN) For example, E000G, followed with a RETURN, instructs the Kernel to jump to address \$E000 in memory and pass program control to the machine language instruction located there (in this case, it is a BASIC cold start). # THE USR COMMAND If you type (CTRL)Y in the Kernel, the 6502A CPU will jump to location \$3F8 to start executing instructions. There is enough room at location \$3F8 for one machine language jump instruction. If you have a special machine language program somewhere in memory, (CTRL)Y could initiate a jump to it via location \$3F8. The example below shows how to set up (CTRL)Y to start booting the disk drive without typing the familiar 6(CTRL)P command. \*3F8:4C 00 C6 (RETURN) Now try (CTRL)Y (RETURN) and you should see the drive boot up. ### **SETTING DISPLAY MODES** To convert all the computer's output on the screen in inverse video, enter the inverse video command I (RETURN). This will reverse the character and background colours. To recover from inverse video, enter the normal video command N (RETURN). # **LEAVING THE KERNEL** There are three ways to leave the Kernel and put you back in BASIC: - (1) (CTRL)B (RETURN) puts you back in BASIC with a cold start(i.e. any program or variables that you had previously in BASIC will be lost). - (2) (CTRL)C (RETURN) puts you back in BASIC with your program and variables remains intact, i.e. a warm start. - (3) 3DOG (RETURN) returns you back to the disk operating system you were using, with your program and variables intact. # SUMMARY OF KERNEL COMMANDS Examining memory (adrs) Displays the contents in (adrs). (RETURN) Displays one line of memory contents of the locations following the last examined location. Altering the contents of memory (adrs): (val) (val) . . . . . Stores the values specified into the consecutive memory locations starting at (adrs). Moving and comparing the contents of memory (dest) ((start), (end)M Copies the contents in the range (start), (end) into another range starting at (dest), (dest) ((start), (end)V Compares the contents in the range (start), (end) to another range beginning at (dest). Saving and loading information via cassette tape (start) . (end)W Writes the contents within the memory range (start) . (end) onto the tape. (start) . (end)R Reads the values stored on tape, placing them into the memory locations beginning at (start) and ending at (end). Running machine language programs (adrs)G Transfer program control to the machine language program beginning at (adrs). (CTRL)Y Transfer program control to the machine language program beginning at memory location \$3F8. Divert input and output (n) (CTRL)P n ranges from 0 through 7. When n=0, the output device is assigned to the screen. When n is not 0, the output control is passed to a routine beginning at \$Cn00. The new output device receives characters via this routine. (n) (CTRL)K Similiar to (n) (CTRL)P, but this time, input control is diverted. When n=0, the input device is assigned to the keyboard. Change display mode ı Set inverse display mode. N Set normal display mode. Enter or re-enter BASIC (CTRL)B Enter BASIC with a cold start (i.e. erase the current program and data) (CTRL)C Re-enter BASIC with a warm start (i.e. let the current program and data intact). # CHAPTER 8 # MACHINE LANGUAGE SUBROUTINES - Exploring the kernel - Special locations used by the kernel - Important kernel routines # **EXPLORING THE KERNEL** In this chapter, we will explore the Kernel of the computer revealing the functions of its important subroutines, and explaining the significance of some special locations used by it. This serves two main purposes. First, machine language programmers can find useful Kernel subroutines to be called for their own application programs. Secondly, interested users who want to know more about the internal working mechanism of their computer can retrieve the necessary relevant information. # SPECIAL LOCATIONS USED BY THE KERNEL **\$20: WNDLFT** This location holds the leftmost column position in the text window. In 40 column text mode, this number ranges from 0 to 39 (\$27) while in 80 column text mode, it ranges from 0 to 79 (\$4F). Normally, this location stores 0 for the extreme left side of the screen. ### \$21: WNDWTH This location holds the width, in columns, of the text window. It ranges from 1 to 40 in 40 column text mode and from 1 to 80 in 80 column text mode. Normally, this location stores either 40 (in 40 column text mode) or 80 (in 80 column text mode). ### \$22: WNDTOP This location stores the number of the top most line of the text window. Its range is from 0 to 22. Normally, it contains 0, indicating the topmost line of the screen. # \$23: WNDBTM This location stores the number of the bottom most line of the screen plus one. Its range is from 1 to 24. Normally, it contains 24 (i.e. the bottom most line of the screen). Changing the contents in the above locations can alter the format of the text window. One thing you should notice is that: in many cases, when you alter the value of WNDLFT, you have to alter the value in WNDWTH in order to make sure that (WNDLFT + WNDWTH) is smaller than 40 in 40 column mode; and smaller than 80 in 80 column mode. ### \$24 : CHORZ This location holds the displacement from WNDLFT to the cursor position (i.e. the position where the next output character will be placed on screen). It ranges from 0 to (WNDWTH-1). # **\$25: CVERT** This location holds the displacement from THE TOP OF THE SCREEN (not WNDTOP) to the cursor position. It ranges from 0 to (WNDBTM-1). Figure 1 helps you to understand the meanings of the memory locations mentioned above. # \$32: INVFLG This is a mask byte used by both the KERNEL and the BASIC interpreter to cause characters displayed on screen to appear as normal (INVFLG=\$FF), reversed (INVFLG=\$3F), or blinking (INVFLG=\$7F) characters. Its content is normally \$FF. When Kernel writes a character onto the screen; it performs a bit to bit AND operation between this flag and the character code of the character to be displayed (whose MSB=1). When BASIC writes a character, it performs a bit to bit OR between the character code and another flag called FLASH first. The ORed result is then sent to the Kernel's display routine, where the result will be further ANDed with INVFLG. The FLASH flag contains \$00 for normal character display and holds \$40 for blinking display. #### **\$33: PROMPT** This location stores the ASCII code (with MSB=1) of the prompt character which is to be displayed onto the screen whenever the computer wants a input line. In BASIC, it contains \$DD (]) while in Kernel, it contains \$AA (\*). # \$36, \$37 : OUTSWL, OUTSWH These two locations contains the start address of the routine which is to receive and output characters to a output medium (which may be the computer's screen or may be printers). During initialization, this pointer pair is set to point to MCOUT1 to send output characters to the screen. Either the BASIC command "PR#n" or the Kernel command "n(CTRL)P" sets OUTSWL to \$00, OUTSWH to \$Cn. The routine at \$Cn00 will then receive (in A—reg) each byte 'written' through MCOUT, which is a Jump Indirect instruction: JMP (OUTSWL). # \$38, \$39: INSWL, INSWH These two locations contains the start address of the routine which is to input a character to the computer. On power up, they are set to point to INKEY which gets inputs from the keyboard. The BASIC command "IN#n" or the Kernel command "n(CTRL)K" sets INSWL to \$00, INSWH to \$Cn. The routine at \$Cn00 is then called any time the Kernel or the executing program asks for an input (by calling MRDKEY) or one of the subroutines which in turn calls MRDKEY). # \$C5-\$C8: PBANK1-PBANK4 In the computer the 256K physical addressing space is divided into 16 windows (or blocks), with each window containing 16K bytes. The addressing capacity of the 6502 CPU, as you probably know, is 64K bytes. So, at any time, no more than four memory windows can be linked to the CPU. Four I/O locations: SBANK1 (\$C07C), SBANK2 (\$C07D), SBANK3 (\$C07E), and SBANK4 (\$C07F) are responsible for these linkages (or what we call — mappings). By storing different values into these I/O locations, we can control which 16K logical memory of the 6502 corresponds to which 16K physical memory block. For example, when powered up, a memory configuration of 0, 1, 3, F is assigned to the computer: the lowest 16K logical memory (\$0000—\$3FFF) of 6502 is mapped to the first 16K physical RAM block (\$00000—\$03FFF); and the highest 16K logical memory space (\$C000—\$FFFF) of the 6502 is mapped to the last 16K physical memory space (\$3C000—\$3FFFF) which contains ROM and I/Os. Storing different values in these I/O locations can change the memory configuration. But once a change has been made, there is, unfortunately, no way to read it back as these I/O locations are WRITE ONLY (i.e. nonreadable). Many Kernel subroutines MUST know the memory configuration at every moment in order to carry out their functions correctly. So, whenever you make a change in the memory mappings, you must inform the Kernel by recording the change in certain memory locations. These memory locations are: PBANK1 (\$C5), PBANK2 (\$C6), PBANK3 (\$C7), and PBANK4 (\$C8). They contain the latest values which have been sent to the four I/O locations — SBANK1 to SBANK4. For example, then you want to change the memory configuration of your computer from 0, 1, 3, F to, say, 0, 2, 3, F. You should send \$02 to SBANK2 (\$C07D), as well as PBANK2 (\$C6). Failure to place \$02 at PBANK2 will invalidate your change in SBANK2. The reason for the invalidation can be explained as follows. When you store \$02 to SBANK2, the memory configuration indeed changes to 0, 2, 3, F immediately. However, when a character is to be written out to the screen later on through the standard Kernel subroutine MCOUT1, something occurs. The text memory area of the computer resides in the first 16K block of the physical memory. When a character is to be sent to the text memory area, an instruction like STA or STA \$1XXX may not work at some cases. This is because the above instructions assume that RAM block 1 is mapped to the lowest 16K logical addressing space of the 6502A. This assumption can be invalid due to the existance of SBANK1. So, the Kernel does its task through a harder way. It first maps RAM block 1 to the second 16K logical addressing space (\$4000-\$7FFF) of the 6502 by sending \$00 to SBANK2. This causes the original physical memory block there (how about call it B from now on?) to be ticked out. After RAM block 1 has been taken in, the displayed character is written into a text memory location by means of an instruction like STA \$44XX or STA \$5XXX. Once finished, RAM block 1 should be removed in order to free the 16K logical addressing space to the original physical memory block B. This can be done by storing another value into SBANK2 but how can the Kernel subroutines know who is memory block B? The answer is to read PBANK2. Since you haven't changed this location, it still contains one. So, RAM block 1 is brought into \$4000—\$7FFF, instead of RAM block 2. This explains why you were fail in changing the memory configuration from 0, 1, 3, F to 0, 2, 3, F. # **\$57B: TXTMOD** In the computer the display RAMs of 40 column text reside in the physical memory range \$00400—\$007FF while the display RAMs of 80 column text are in the physical memory range \$01000—\$017FF. Since writing a character on screen is actually a process of storing the character code into one of the display RAM locations, it becomes obvious that there must be a way to inform the Kernel subroutines about what the current text mode is — 40 column or 80 column? Otherwise, these subroutines do not know where to release the character codes — into \$00400—\$007FF or into \$01000—\$017FF? The solution adopted in the computer is to store the information into the memory location \$57B (TXTMOD). If 40 column text mode is now being activated, TXTMOD contains \$04. If, on the other hand, the present text mode is 80 column, then TXTMOD should contain \$10. You should be aware of the importance of TXTMOD. Don't disturb it or you will see nothing (or something peculiar) on the screen. It might be disastrous and in some cases, if you are unlucky, it will destroy your programs. Even pressing the (RESET) button may not recover. # \$3F0, \$3F1 : BRKVER When a BRK instruction is encountered during the execution of a program, the 6502A CPU jumps to the BRK interrupt handler within the Kernel. All reigsters are stored into a set of zero page memory locations: \$45 stores X; \$47 stores Y; \$48 stores P and \$49 stores SP. The program counter stacked during the BRK interrupt process is also POPPED out from the stack. Its high order 8 bits are then stored into \$3B and the low order 8 bits are stored into \$3A. Finally, a jump indirect through BRKVER is executed. On system power up, BRKVER is initiated to contain the address of BREAK1 (which is a routine used to print the address where the BRK instruction was found). If you have booted the disk operating system into the computer, you should alter the contents in BRKVER (\$3F0). Otherwise, instead of showing the message "!BREAK AT \$XXXX", the machine will be dead locked when it encounters a BRK instruction. # \$3F2, \$3F3: RESTVR This is the RESET VECTOR used by the Kernel for soft entry (i.e. the reset is caused by pressing the (RESET) button AFTER the machine has been powered up). For more details, please read the description of RESET (\$FA62) in the next portion of this chapter. ### \$3F4 This is the powered-up indicator. Its contents are to be Exclusive ORed with the contents of \$3F3 in the RESET handler (\$FA62). Depending on the result (i.e. whether it is \$A5 or not), either a jump indirect via RESTVR or the power up initialization will be performed. Again, for more details, read the RESET routine. ### \$3FB-\$3FD: NMIADR When a non-maskable interrupt (NMI) occurs in the computer the 6502 CPU jumps to NMIADR, where a JMP instruction should be placed to pass the control to the user provided NMI handler. # \$3FE, \$3FF: IRQVER In the computer, the handling of an IRQ interrupt is as follows: The contents of the A—reg are stored at \$45. A Jump Indirect via location IRQVER is executed to pass the control to the user provided IRQ interrupt handler. The interrupt handler has the responsibility of clearing the "I" flag on exit, so as to allow further interrupts. # **IMPORTANT KERNEL ROUTINES** In the following decriptions, when we talk about a Kernel subroutine residing at the range \$C800-\$CFFF, you should be aware that this routine can only be called after you have enabled the expansion ROM of \$C3XX. A standard way to do so is shown below: STA \$CFFF; disselect all expansion ROMs STA \$C300; select the expansion ROM of \$C3XX JSR \$CXXX ; call the Kernel routine within \$C800-\$CFFF # KEYIN: \$C84D This subroutine reads a single character from either the keyboard or the function-key definition area (\$00801—\$00FFF). On exit, A—reg contains the ASCII code of the input character with MSB set (i.e. bit 7=1). The ASCII code with MSB cleared is stored at location BYTE (\$67B). X—reg is unaffected. Y—reg will be destroyed if a function key has been pressed. On entry, KEYIN first check KEYFLG (\$00800) to see whether the input character should come from the keyboard or from the function-key definition area. If from keyboard, it will wait for the user to press a key, meanwhile creating a 16 bit random number seed in RNDNOH (\$4F) and RNDNOL (\$4E). You can use this 16 bit number as the base of a random number generator in your program. If, on the other hand, the input character should come from the function keys' definition area, KEYIN will fetch a character from this area, using the pointer pair FKEYPH (\$27) and FKEYPL (\$26). If the character fetched is found to be the last one of a definition string (e.g. "N" string), then KEYIN will clear KEYFLG before return. So at the next time when KEYIN is called, the character will be read from the keyboard, instead of from the function keys' definition area. ### VIDOUT: \$C9F9 This subroutine outputs a character to the screen at the current cursor position (remember? The cursor position is defined by the two zero page locations CHORZ and CVERT). If the character is a screen formatting control code, i.e. a non-displayable character, its associated function will be performed, without placing it into a text memory location. On entry, A—reg should contain the ASCII code of the character, with MSB=0. When exiting from VIDOUT, the contents in A—reg and Y—reg may be affected and the contents in X—reg will kept unchanged. Note that VIDOUT, as well as all other Kernel's subroutines concerning character output on screen, works with no difference in 40 column and 80 text column modes. It knows when to output characters on the 40 column text and when to output characters on the 80 column text (still remember the marvellous location TXTMOD?). After placing a displayable character onto the screen, VIDOUT examines the keyboard. If the CTRLS key is pressed, then VIDOUT will stop until you press another key. This feature is useful when you are listing a long program or text on the screen. You can use CTRLS to examine your program or text portion by portion. The following is a list showing all the screen formatting control characters recognized by VIDOUT, together with their associated functions. \$07 (CTRLG) : sound the bell at 1K Hz for 0.1 second \$08 (CTRLH) : move the cursor to the left one space by decrementing CHORZ. If CHORZ goes negative, it is set to (WNDWTH-1) and CVERT is decremented. If decrementing CVERT would take it above WNDTOP, CVERT will not be changed. \$0A (CTRLJ) : cause a line feed. The cursor is moved down one line unless this would put it on a line below the dislplay window. In this case, all the contents within the display window will be scrolled up one line, and the cursor stays on the current line. \$0B (CTRLK) : clear the text from the cursor position to the end of the screen. The character at the cursor position will also be deleted but the cursor itself will not move. \$0C (CTRLL) : cause a form feed. All information displayed on the screen will be cleared. As for other format control characters, this does not destroy any information stored internally in your computer, but rather simply starts a new screen. \$0D (CTRLM) : cause a carriage return. Notice that here the cursor will be moved to the leftmost column of the current line but its line position will not be changed. \$19 (CTRLY) : home the cursor. This control character causes the cursor to be placed in the first row, first column WITHOUT clearing the screen. Notice that the "HOME" command in BASIC actually sends the FORM FEED (\$0C) code to VIDOUT (not the HOME (\$19) code). \$1C : This moves the cursor forward one space on the screen without copying the character into the input line buffer (it is not the code sent when you press the RIGHT ARROW key on the keyboard). \$1D : clear to end of line. This operation erases all characters from the current cursor location to the end of the present line. The character at the cursor location will also be deleted but the cursor itself will not move. \$IF : causes reverse linefeed. This moves the cursor up one line without changing its column position. Once the cursor reaches the top of the scroll window, it will not move anymore. # **ENCUR: \$CBA0** This subroutine, when called, save the character of the current cursor position (defined by CHORZ & CVERT, remember?) into a temporary location TEMPA(\$6FB). Then, the character code is manipulated to form either a flashing character or an inversed character (which depends on the character itself and what the current text mode is -40 or 80 column?). The character formed is then placed on the cursor position. This routine destroys the contents in the Y-reg. # **DECUR: \$CBDF** This subroutine should be called whenever you want to recover the original character under the current cursor position (i.e. replacing the flashing or inversed character with a normal one). This routine destroys the contents in the Y—reg. #### MRDKEY: \$FD0C This subroutine, when called, enables the cursor on screen first (i.e., calls ENCUR). Then it reads a single character through the vector pair INSWL, INSWH (\$38, \$39) and returns to the caller with the character code in A—reg (MSB=1). It destroys the contents in the Y—reg. # MINKEY: \$FD1B This subroutine, normally pointed to by INSWL and INSWH, reads a single character by calling KEYIN (\$C84D). Before exit, it will disable the cursor on screen (i.e., calling DECUR). On return, A—reg contains the character code of the input key, with MSB=1. # MRDCHR: \$FD35 This subroutine, besides reading a key by calling MRDKEY, also allows the users to enter the ESCAPE MODE. The escape mode is entered by pressing the (ESCAPE) key once. Twelve keys then have separate meanings. When you press one of them, the function associated with that key is performed. MRDCHR will either continue or terminate the escape mode, depending upon which escape function has been performed. If in the escape mode, you press any key other than the twelve special ones, that keypress will be ignored and you will leave the escape mode. The twelve characters which have special meanings in escape mode are: @, A, B, C, D, E, F, G, I, J, K, M For a through explanation of these escape functions, please refer to the USER MANUAL. #### MGETLZ: \$FD67 This is the subroutine used to request an input line. When a carriage return is received, it returns to the calling program. On exit, the input line is stored in the input line buffer (i.e. from \$200 to \$2FF) and X—reg contains the number of characters on that line. Every time MGETLZ is called, it first sends a carriage return and a line feed code out. Then the prompt character stored in PROMPT (\$33) is printed on the screen, telling the user now the computer wants a input line. MRDCHR is called for inputing each character. As you type, the characters are echoed to the screen at the current cursor position and the curosr is then advanced. Meanwhile, the character codes are stored into the line buffer. When a carriage return code is encountered. MGETLZ places it at the end of the buffer, clearing the remainder of the screen line (How to do that? Simple, send \$1D to VIDOUT!). MGETLZ can receive up to 254 characters a line. As it exceeds 249 characters, teh KERNEL will produce a sound for each character follows, as a warning to the user. If you type over 255 characters, the entire line will be cancelled. You can also cancel your input line at any time by pressing (CTRL)X. MGETLZ allows you to make corrections for your input line by using the two arrow keys (their uses are mentioned in the USER MANUAL). If you do not want a carriage return sent before inputing a line, you can call MGETLN (\$FD6A). # MCOUT: \$FDEF This is the general character output subroutine. Before entry, the character to be output should be placed in A—reg. MCOUT jumps to the actual character output subroutine (which is normally MCOUT1) through the vector pair OUTSWL and OUTSWH. #### MCOUT1: \$FDF0 This subroutine, normally entered through MCOUT, is to display the character in A-reg onto the screen, as well as advancing the cursor. If the character is a format-control one (e.g. a carriage return), MCOUT1 will only perform the control function, without storing the character code into a text memory location. This subroutine, unlike VIDOUT, supports inverse character display by carrying out a bit to bit AND function between INVFLG and the character code. Another special feature about this subroutine is that when a carriage return code is received, two control codes: first the return code, then the line feed code, will be sent out to the output device. On exit, the contents in all registers remain unchanged. # SETINV: \$FE80 This subroutine stores \$3F into INVFLG (\$32) so as to turn on inverse text display. It returns with \$3F in A—reg. #### SETNOR: \$FE84 This subroutine stores \$FF into INVFLG so as to recover normal text display. It returns with \$FF in A—reg. #### F8HOME: \$FC58 This subroutine clears the scroll window entirely and moves the cursor to the top-left hand corner (i.e. the HOME position) of the window. You should always use this subroutine to clear the screen. Don't clear the screen by storing \$A0 into \$400—\$7FF (or \$1000—\$17FF in 80 column text) as this would erase the contents stored in TXTMOD (\$57B). # **CROUT: \$FD8E** This subroitine sends a carriage return to the current output device through MCOUT. On exit, the content in A—reg equals \$8D. # PRBYTE: \$FDDA This subroutine prints the contents in A-reg as two hexadecimal digits to the current output device — the high nibble being the first digit and the low nibble being the second digit. The contents in A-reg will be changed. # PRHEX: \$FDE3 This prints the contents in A-reg as a single hexadecimal digit. The contents in A-reg should be within the range: \$00-\$0F. On exit, the contents of A-reg will be changed. # **PRNYX: \$F940** This subroutine prints the contents in Y-reg and X-reg as four hexadecimal digits. The contents in Y-reg are printed as the two most significant digits. The contents in A-reg will be changed on return. # **PRNAX: \$F941** This subroutine prints the contents in A-reg and X-reg as four hexadecimal digits. The contents in A-reg are printed as the two most significant digits. Again, the contents in A-reg will be destroyed. # PRNX: \$F944 The content in X—reg is printed as two hexadecimal digits. Again, it destroys the contents in A—reg. # PRNSPC: \$F948 This subroutine outputs three spaces to the current output device. The contents in A—reg will be set to \$A0 if the current output device is the computer's screen. # MBELL: \$FF3A This subroutine asks the current output device to beep. If the current output device is the screen, a beep at 1K Hz for 0.1 second will be output from the speaker. Contents in A—reg will be destroyed. # **ERROR: \$FF2D** This subroutine prints the word "ERROR" to the current output device and followed by a beep. The contents in A—reg will be destroyed. # MBELL1: \$FFD9 This subroutine produces a beep at the computer's speaker (1KHz for 0.1 second). Contents in A—reg will be destroyed. # AUDOUT: \$F80C This subroutine receives the data stored in A—reg and send it to the sound generator (SN76489). #### MWAIT: \$FCA8 This subroutine causes a delay for a specific period of time. Approximately, the duration of the delay can be related to the contents in A-reg as follows: Delay time = $(52*A^2+27*A+26)/2$ where A = the value stored in A-reg When MWAIT finishes, A-reg contains zeros. # MPREAD: \$FB1E This subroutine returns in Y-reg a number which represents the position of a paddle. This number ranges from 0 to 255 (\$FF). Contents in A-reg are destroyed. Before entering here, X-reg should already be set up to contain the paddle number (from 0 to 3). # SAVE: \$FF4A This subroutine can be called to save the contents of the 6502A's registers into a set of zero page locations. The contents in A and X will be changed and the decimal mode will be cleared. The memory locations used to store these contents are: \$45 : stores value in A \$46 : stores value in X \$47 : stores value in Y \$48 : stores value in the status register \$49 : stores value in the stack pointer # **GETBRG: \$FF3F** This subroutine loads the contents of the 6502's registers back from the memory locations mentioned above. # MOVE: \$FE2C This subroutine is used by the Kernel's "M" command. The contents of memory from the source starting location (pointed to by REG1L and REG1H, i.e. \$3C, \$3D) through the source ending location (pointed to by REG2L and REG2H, i.e. \$3E, \$3F) are moved to the memory range beginning at the location pointed to by REG4L and REG4H (i.e. \$42, \$43). Y—reg must contain zero on entry. Contents in A—reg will be destroyed. #### MTSAVE: \$FECD This subroutine is used by the kernel "W" command. A block of memory contents is written out to the cassette tape. The starting address should be stored in REG1L,H (\$3C, \$3D) and the ending address should be stored in REG2L,H (\$3E, \$3F). On return, the contents in A, X, Y will all be changed. #### MTLOAD: \$FEFD This subroutine is used by the Kernel's "R" command. A block of data is read from the cassette tape. These data are then stored into a memory range. Before entering this routine, the starting address of this memory range should have already been set up in REG1L and REG1H (\$3C, \$3D), and the ending address should be in REG2L, H (\$3E, \$3F). Again, the contents in A, X, and Y will be changed on exit. # TEXT80: \$F809 This subroutine when called, turns on the 80 column text display by referencing the appropriate soft switches. Moreover, the contents in TXTMOD are set to \$10, which tells all the Kernel's dislplay subroutines to send characters to the 80 column text screen. The usual way to initiate 80 column text dislplay is shown below: JSR TEXT80; turn on the 80 column text LDA #80; adjust the width of the scroll window STA WNDWTH; #80 for 80 columns JMP F8HOME; clear the screen and home the cursor position #### TEXT40: \$F806 This subroutine can be used to turn back to the 40 column text display. Again, it references the appropriate soft switches and stores a new value (this time \$04) into TXTMOD. The usual way to initiate 40 column text is as follows: JSR TEXT40; turn on the 40 column text LDA #40; adjust the width of the scroll window STA WNDWTH; #40 for 40 columns JMP F8HOME; clear the screen and home the cursor position #### RESET: \$FA62 A reset interrupt occurs in the 6502 CPU when the computer is first powered up or when you press the (RESET) button later. The 6502 responds to this type of interrupt by transfering control to the reset handling routine through a vector pair at \$FFFC and \$FFFD. In the computer this vector pair contains the address of RESET. So, RESET is the reset handling routine of the computer. This routine is described here so that the users know what happens during the reset process. It is not intended to be called by your application programs. Once RESET is entered, the contents in PBANK4 (\$C8) are checked. If \$OF is found in this location, the routine assumes that the reset is NOT caused by a power up and execution continues at RESET1. Otherwise, a memory configuration of 0, 1, 3, F is initiated. The first 16K logical addressing space of the 6502 is mapped to the first 16K physical RAM block (we call it Block 0); the third 16K logical addressing space is mapped to the fourth 16K physical memory block (which is also a RAM block and we call it Block 3). After that, the Keyboard is read to see whether the user wants any options. If (ESCAPE) is pressed, 80 column text display is selected, instead of 40 column. If A is pressed, BASIC programs start at \$801, instead of \$1801. Now, it comes to RESET1. Here, normal text display (characters appear white on black and the background colour is black) is set. The sound generator is turn off. Current input device is assigned to the keyboard and current output device is assigned to the screen. The cause of the reset is checked again. This time we check the contents of two page three memory locations, instead of PBANK4. If the Exclusive ORed of the contents of these two locations (\$3F3 and \$3F4) is \$A5, then a warm start (i.e. the reset is caused by pressing the (reset) button after power up) is assumed. The 6502 goes to another memory location (whose address is stored in \$3F2, \$3F3) to continue execution. If, on the other hand, the result of the Exclusive OR operation is not \$A5, then cold start (i.e. the reset is caused by a power up) is assumed. In this case, the logo of the machine is printed on the first few lines of the screen. Next, the RESET and BREAK vectors in page three are established to point to the appropriate addresses (e.g. the BREAK vector points to BREAK1). After this, the routine goes to check if there is a disk controller plugged into the main unit. If there is one, the control is passed to the controller to boot the disk. If no controller is found, the RESET vector at page 3 is changed to \$E003 (BASIC warm start entry) and the reset handling routine terminates by jumping to \$E000 (BASIC cold start entry). # **APPENDIX A** # **KERNEL LISTING** ``` SYSTEM KERNEL (C) COPYRIGHT 1984 : V.T.L. .6502 ``` ``` ; ZERO PAGE EQUATES ; WNDLFT 0020 EQU $20 0021 0022 WNDWTH EQU $21 WNDTOP WNDBTM EQU EQU $22 $23 0023 0024 CHORZ EQU $24 0025 CVERT $25 $26 EQU 0026 0027 FKEYPL EQU FKEYPH SBASL EQU 0028 $28 $29 0029 002A SBASH EQU SBAS2L SBAS2H EQU $2A $2B 002B 002E CHKSUM OPCODL EQU $2E 002F $2F $2F 002F 0031 LASTRI EQU EQU $31 $32 $33 STOFLG INVFLG 0032 0033 0034 PROMPT EQU SAVEX SAVEY $34 $35 EQU EQU 0035 0036 0037 DUTSWL $37 $38 $39 $3A OUTSWH EQU INSWL 0038 EQU EQU EQU 003B PCL PCH EQU $3B 0030 REG1L EQU $30 $30 003E REG1H REG2L REG2H EQU $3E 003F EQU $3F 0042 0043 REG4L EQU $42 REG4H ACC EQU EQU *43 0045 $45 0046 REGY EQU $46 0047 $47 $48 EQU 0048 STATUS EQU 0049 STACKP EQU 004E RNDNOL $45 $4F EQU 004F 0067 RNDNOH EQU TXTABL EQU $67 ``` ``` 0068 TXTABH EQU $68 $05 $06 PBANK1 PBANK2 EQU EQU 0005 00C6 PBANK3 PBANK4 EQU EQU $07 $08 0008 ; SLOT O EQUATES SAVE1 EQU $778 0778 ; ; SLOT 3 EQUATES $4FB $57B $5FB $67B $6FB 04FB TEMPY EQU 057B TXTMOD TEMPX EQU εου 067B 06FB BYTE TEMPA EQU EQU 077B POWER CHWHO EQU $778 $478 07FB CVWHO EQU ; OTHER RAM LOC. EQUATES STACK EQU $100 0100 0200 03F0 $200 $3F0 KEYBUF EQU BRKVER EQU 03F2 RESTVR EQU $3F2 $3F8 $3FB EQU EQU 03F8 USRADR OSFB NMIADR 03FE IRQVER EQU $3FE 4800 KEYFLG EQU $4800 ; ROM EQUATES BASICC BASICW $E000 E000 EQU EQU $E003 $F1BD $F229 FIBD HRSEXT EQU EQU F229 F230 RENEW NORMAL $F230 ; I/D EQUATES 0000 0010 KEYBRD EQU $C000 KEYSTR BKDROP $C010 $C008 EQU 0008 EQU C018 BKGRND EQU $0018 $0020 $0028 TAPEOU TEXTOR EQU 0020 C028 0200 SPEAKR EQU $0030 ``` ``` C040 VZTX40 EQU $C040 CO4F VZTXB0 VZTEXT ΕΩυ $C04F C051 $0051 $0054 FOL C054 VZPAG1 EQU C056 VZSELF TAPE IN EQU $C056 0600 EQU $0060 $0064 C064 PADDLO EQU C068 SONGEN EQU. $C068 CO70 PDLRES $C070 C078 SYSTEM EQU $C078 CO7C SBANK1 EQU EQU $C070 CO7D SBANK2 $007₽ CO7E SBANKS EQU $C07E CO7F SBANK4 EQU $007F $0102 C1C2 C1C3 HORZSC EQU VERTSC $0103 $0105 FOLL C1C5 TWOMHZ EQU ROMCLR EQU $CFFF ORG $300 .PHASE $0.300 ; ;SOME SIGNITURE BYTES EXIST HERE ;THEY ARE RECOGNIZED BY CP/M AND PASCAL CP/M AND PASCAL DISTINGUISH DEVICES BY CHECKING CNOS AND CNO7 C300 2C C30F 70 04 38 BIT TORTS ENTER HERE AT THE FIRST TIME C303 BVS ENTER :BRANCH ALWAYS C305 INENT SEC FROM SECOND TIME ON 0306 90 DB $90 C307 18 OUTENT CLC FROM SECOND TIME ON C308 B8 CLV C30C 8D CFFF ENTER ;BRING C800 IN ;MUST GO THROUGH THIS WAY STA ROMOLR 20 0310 JSR ROAD COOF IORTS RTS C310 C311 48 ROAD PHA ; SAVE EVERYTHING 88 C312 48 FHA C313 C314 98 48 TYA PHA C315 C316 C317 C31A C31B PHP ; INCLUDING STATUS ; USED TO GET A FROM STACK EΘ TSX BD 0104 LDA STACK+4, X 28 48 PLP ; RECOVER STATUS ; SAVE CHARACTER PHA 0310 BVS *+5 FIRST TIME? C31E 40 0030 JMF 10 : NO C321 AD FB4A LDA SIGNAT ; WHO ARE YOU? ``` ``` WHO ; VISITOR? DO 20 BINE C324 20 C801 A9 00 JSR SETUP C326 ;BASIC, NOT ;PASCAL OR CP/M ;INFORM BASIC THE CHANGE LDA #$00 A9 02 A5 C5 A9 01 POWER C32B C32E C330 C332 C334 C336 C338 C33A C33C C33E STA #2 PBANK1 LDA STA #1 PBANK2 LDA 85 C6 A9 C3 85 39 85 37 A9 40 STA LDA #>OUTMED:FORM MEDIA INSWH STA STA LDA # (INMED 85 38 STA INSWL A9 4A 85 36 # (DUTMED 0340 0342 LDA STA OUTSWL. ; RELEASE STACK 0344 68 FLA C345 C346 PLA 68 A8 TAY 68 AA PLA C347 TAX C348 C349 GET BACK CHARACTER 68 PLA MCOUT 1 MEDIA ONLY JMP C34A 4C FDF0 OUTMED JMP MINKEY INMED C34D 4C FD1B ;DO INITIALIZATION TUGGLE 0350 0353 0356 20 CCCA 20 C801 20 CCCA WHO JER. JSR TUGGLE #) INENT JSR C359 C35B A9 C3 85 39 LDA INSWH 85 37 A9 05 85 38 A9 07 85 36 OUTSWH CZSD STA LDA # (INENT C35F C361 INSWL # (OUTENT STA C363 C365 LDA STA THEN DO OUTPUT 0367 18 CLC JMP 0368 40 0030 PAGE ``` ``` .DEPHASE ORG $36E .PHASE $C36E C36E C36F C372 C375 C376 08 8D CFFF 20 CR54 28 ; SAVE STATUS ; ENABLE C8 ; DISPLAY IT ; RESUME STATUS ; ICHRDIS PHP STA JSR ROMCLR CHRDIS 60 RTS C377 C378 C378 C378 C376 IENCUR PHP 08 SD CFFF 20 CBA0 28 STA JSR PLP ;ENABLE C8 ;TURN CURSOR ON ENCUR ; ``` PAGE ``` .DEPHASE ORG $800 .PHASE $C800 0083 $800, $FF . DEPHASE ORG $800 .PHASE $6800 Ţ 0800 60 RTS WBANK SETWND REFORM MEMORY ASSIGNMENT SET UP SCREEN SIZE C801 20 0920 SETUP JSR 20 CB22 A9 90 AD 077B C804 JSR C807 C809 LDA ##90 ;SETUP ONCE IS ENOUGH ;CLEAR TEMPA POWER STA A9 A0 6D 06FB 2C C1C3 CSOC LDA #$A0 TEMPA VERTSC STA CBOE C811 ; CHANGE SCREEN DURING THE :VERTICAL RETRACE PERIOD ;TURN TO ;80 COLUMN TEXT DISPLAY C814 C816 30 FB AD C056 *-3 VZSELF LDA C819 AD C051 LDA VZTEXT C81C AD C04F 4C CA76 LDA VZTXBO CLEAR SCREEN CLSCRN C822 A9 00 SETWND LDA ;FULL SCREEN SIZE: 24*80 #0 WNDTOP 0824 85 22 STA 0826 0828 85 20 A9 18 STA LDA WNDLFT #24 85 23 A9 50 CB2A STA WNDBTM #80 0820 i.DA 85 21 A9 10 082E STA HTWOON C830 LDA STA #$10 TXTMOD 8D 0578 0835 RTS 0836 08 COMPAT PHP ; ALWAYS BE SAFE 0837 48 FHA C838 C83A A5 29 49 40 LDA SBASH FOR #$40 CBSC 85 29 STA SBASH C83E C83F 68 28 PLA PLP 0840 . DEPHASE ORG $847 .PHASE $C847 ``` | | | THE CHT | N DOINTO | | |--------------|------------------|------------|------------------------|---------------------------------------------| | C847 | 4C CBF6 | ; IN#8 ENT | TY POINTS | | | C84A | 4C CA97 | | TP CLREOL | | | 20411 | 40 0/131 | ; | ir united | | | | | : | | | | | | ;PASCAL A | D CP/M INPUT | ENTRY POINT | | | | ; | | | | C84D | 20 CCOD | KEYIN J | SŘ RAMOIN | ;CHECK FUNCTION KEY FLAG | | C850 | AD 4800 | · Li | DA KEYFLG | | | 0853 | 20 CC17 | J: | SR RAMOOU | | | 0856 | C9 <b>99</b> | CI | 1P #\$99 | ;GET FROM FUNCTION KEY BUFFER? | | C85 <b>8</b> | DO 0 <b>6</b> | B | | | | CASA | 20 C8FE | | BR KEYINB | • | | C85D | 4C C870 | | 1P KEYHAB | | | C860<br>C863 | 20 C878<br>C9 9C | | SR POLKBD | | | C865 | DO 02 | Ct | 1P #\$90<br>NE *+4 | ;TAB? | | C867 | A9 <b>89</b> | LI | | :YES, USE CTRL-I | | C869 | C9 9B | | /H ##63<br>1P ##9B | ; IS IT ESC? | | C86B | DO 03 | Bi | | ,10 17 200: | | CSSD | 20 C88A | | SR ESCHK | ; IF YES, GO ON FURTHER | | C870 | 48 | KEYHAB PI | | SAVE THE CHARACTER GOT FIRST | | C871 | 29 7F | | <br>ND #\$7F | PASCAL LIKES MSB=0 | | C873 | 8D 067B | 5 | A BYTE | • | | C876 | 68 | FI | _A | ; RECOVER CHARACTER WITH MSB=1 | | C877 | 60 | R | s | ;FOR BASIC | | | | ; | | | | C878 | AD COOO | POLKBO LI | | • | | C87B | 30 09 | Bi | | | | C87D<br>C87F | E6 4E<br>D0 F7 | | IC RNDNOL | • | | C881 | E6 4F | | NE POLKBD<br>IC RNDNOH | | | C883 | 4C C878 | | IC RNDNOM | | | C886 | 2D 0010 | POLRTS B | | | | 0889 | 60 | | rs | grown rather g Schulmrer er er ar ar ar re- | | | | ; | - | | | | | , | | | | CSSA | A9 04 | ESCHK LI | )A #4 | SET UP TIMER | | CSSC | 85 4F | S. | TA RNIDNOH | | | CSSE | AD COOO | ESCHK1 LI | | , | | C891 | 30 08 | | 1I ESCHK2 | | | C893 | E6 4E | | IC RNDNOL | ;A STRAIGHT TIMER | | 0895 | DO F7 | | NE ESCHK1 | | | C897<br>C899 | C6 4F<br>DO F3 | D | | | | C898 | A9 9B | ESCKRT LI | NE ESCHK1<br>OA ##98 | TIME IS UP, MUST ESC ONLY | | C83D | 60 | | 7A ##95<br>TS | ; TIME IS OF, MOST ESC ONET | | 0.5.50 | GO | ; | , <sub>10</sub> | | | | | ; | | | | C89E | 20 C010 | ÉSCHK2 B: | T KEYSTR | CLEAR KEYBOARD | | C8A1 | C9 C4 | CI | 1P #\$C4 | ;UP ARROW? | | CBA3 | DO 03 | BI | 1E *+5 | | | C8A5 | A9 9F | L. | OA ##9F | YES, REPLACE IT WITH A CTRL-KEY | | C8A7 | 60 | R | | ; AND RETURN | | CSAS | C9 BO | | 4P #\$BO | ;0, 1, 2? | | CBAA | 90 EF | Bi | T ESCKAT | ; IF NOT, MUST BE ESC ONLY | | | | | | | ``` CBAC C9 B3 CMP ##B3 CARE ESCKRT #$07 BO FR BGE Саво 29 07 AND CSE2 OA ASL 0883 OA ASI Α 0884 ASL 0.385 85 26 STA EKEYPL ;PREPARE COUNTER 20 0887 0878 JSR POLKED ;0 TO 7? СВВА СЭ ВО CMP #$BO CSEC ESCKRT 90 DD BLT COBE C9 B8 ##B8 OME B0 29 D9 07 CBCO BGE ESCKRT 0802 AND ##07 FREYPL 05 26 85 2A 0804 ORA 0806 STA SBAS2L COUNTER COMPLETED 0808 85 2B SBAS2H STA :THIS IS FOR IN#8 CSCA A9 00 LDA #$00 ;SET UP POINTER NOW A8 85 26 CACC TAY CBCD FKEYFL STA CBCF A9 48 LDA #$48 85 27 20 CCOD CSD1 STA FKEYPH ;FUNCTION KEY STORED FROM $4800 cabs JSR RAMOIN CADS C6 2A 30 0C FKFND1 DEC SBAS2L Capa BMI FKENDA : REACH? CSDA E6 26 FKFND:2 FKEYPL ; IF NOT, INCREMENT POINTER CSDC DO 02 E6 27 HNE FKFND3 CBDE FKEYPH INC CSEO B1 26 10 F6 FKENDS LDA (FKEYPL),Y ; END OF A FUNCTION KEY? C8E2 BPL FKFND2 :YES, UPDATE COUNTER ;HAS IN#8 HAPPENED? CSE4 30 FO BMI FKEND1 FKFND4 0886 AD 4800 LDA KEYFLG C8E9 C9 66 CMF #$66 ;NO, GOOD! ;YES, GOTO BASIC D0 09 20 F229 CBEB BNE FKFND5 CSED JSR RENEW CBFO 20 CBA0 JSR ENCUR C8F3 4C C84D JMP KEYIN CAES A9 99 ÉKEND5 LDA ##99 ; BEFORE EXIT, MAKE FUNCTION CBFB 8D 4800 STA KEYFLG ; KEY ACTIVE CSFB 20 CC17 RAMODU JSR GET THE FIRST CHARACTER FROM THE FUNCTION KEY BUFFER CAFE E6 26 KEYINB INC FKEYPL ; FUNCTION KEY POINTER READY C900 C902 DO 02 E6 27 BNE *+4 FKEYPH INC C904 20 CCOD JSR RAMOIN ; MOVE RAM BLOCK O IN 0907 A0 00 LDV #$00 0909 B1 26 (FKEYPL) Y LDA :READ KEY FORM BUFFER ;END OF A FUNCTION KEY STRING? ;IF YES, DISABLE FUNCTION KEY ;FUNCTION KEY BUFFER AREA C90B 10 03 BPL KEYBRT 80 4800 STY KEVELG 20 CC17 09 80 C910 KEYBRT JSR RAMODU 0913 ORA #$50 ; ENGURE MSB=1 ``` ``` C915 RTS C916 C919 AD COOO VIDWAI LDA KEYBRD ;CHECK STOP LIST ;CTRL-8 ? ;IF NOT, EXIT ;IF YES, CLEAR KEYBOARD ;WAIT FOR ANOTHER KEY CMP #$93 DO OF 2C CO10 AD CO00 VWDONE C91B BNE CHID BIT KEYSTR 0920 VWLOOP KEYBRD L.DA Ç923 C925 10 FB C9 83 FO 03 BPL VWLOOP ;IS THE NEXT KEY CTRL-C? ;IF YES, DON'T CLEAR IT ;OTHERWISE, CLEAR KEYBOARD CME #$83 C927 BEQ VWDONE 0929 2C C010 KEYSTR 0920 60 VWDONE RTS ROUTINE 'WBANK' IS USED TO CONVERT THE MEMORY ASSIGNMENT WHEN RUNNING BO COLUMN CP/M OR PASCAL NEW MEMORY ASSIGNMENT WILL BE 2,1,X,F RAMO, WHICH CONTAINS THE SCREEN MEMORY OF THE BO COLUMN TEXT, MUST BE OUTSIDE THE VIRTUAL MEMORY C92D A9 02 WBANK LDA ;COPY BLOCK 1 INTO RAM 2 #2 8D CO7D C92F STA SBANK2 0932 A0 00 ;SAVE ZERO PAGE FIRST LDY #0 C934 B9 0000 WBANK1 $0, Y LDA C937 99 4000 STA $4000, Y C93A C8 INY COZB DO F7 WBANK1 BNE CSZD 84 00 STY ; NOW WE CAN USE ZERO PAGE $00 84 02 A9 01 C93F $02 ;LOCATIONS C941 #$01 $01 LDA C943 85 01 STA A9 41 LDA #$41 C947 85 03 STA $03 0949 ($00),Y ;NOW FOR THE NON-ZERO PAGE ($02),Y ;REGION B1 00 WBANK2 LDA C94B C94D 91 02 STA CA INY C94E DO F9 BNE WBANK2 C950 C952 E6 01 INC $01 E6 03 INC $03 C954 A5 03 LDA $03 C956 C9 80 CMF ; THE WHOLE 16K FINISHED? 90 EF BLT WBANK2 ; IF NOT, CONTINUE 0956 B9 4000 WBANKS L.DA $4000, Y ; NOW RECOVER THE ZERO PAGE C95D 99 0000 STA $0, Y 0960 INY 0961 DO F7 BND WBANK3 C963 C965 A9 02 8D C07C LDA ; EVERY O.K., SHOT! SBANK1 STA ``` ``` A9 01 LDA C968 C96A 8D 007D STA SBANK2 C96D 60 RTS SUBTEL LOW BELL-1 ;CTRL-G DB C36E 2D C96F 53 DB LOW BS-1 ;CTRL-H 0970 0971 LOW VIDRTS-1 LOW LF-1 16 DB :CTRL-J 86 DB C972 7E DB LOW CLREDP-1 ;CTRL-K ;CTRL-L ;CTRL-M 0973 0974 75 28 DB DB LOW CLSCRN-1 0975 0976 LOW HOME-1 ;CTRL-Y SA DB LOW VIDRTS-1 LOW VIDRTS-1 LOW ADVANC-1 16 DB C977 C978 16 1F DB DB LOW CLREDL-1 LOW GOTOXY-1 0979 DE C978 40 DB 5D DB LOW UP-1 ;ESC @ C97C C97D 75 1F LOW CLSCRN-1 ÉSCIBL DB ;ESC A ;ESC B ;ESC C DB LOW ADVANC-1 53 A6 LOW BS-1 LOW LF-1 C97E DE C97E DB C980 50 DE LOW UP-1 ;ESC D 96 7E LOW CLREOL-1 LOW CLREOP-1 ;ESC E ;ESC F 0981 DB C982 DB 0983 DB LOW HOME-1 ;ESC G :ESC I = ESC D :ESC J = ESC B :ESC K = ESC A :ESC L = NOP :ESC M = ESC C ÉSCTB1 $04 $02 $01 C984 DB C2 C1 0985 DB C986 DB 63 83 C987 DB $€8 $C3 0988 DB ; TABLE OF SCREEN BASE ADDRESSES (LOW ORDER BYTES ONLY) ADDRESL DB $00,$80 DB $00,$80 DB $00,$80 DB $00,$80 DB $28,$A8 DB $28,$A8 DB $28,$A8 DB $28,$A8 0989 00 80 C98B 00 80 098D 098F 00 80 00 80 28 A8 28 A8 0991 0993 0995 28 A8 $28, $A8 $50, $D0 $50, $D0 $50, $D0 $50, $D0 0997 28 A8 50 D0 DΒ 0999 DB 0998 50 DO DB C99D 50 DO DB C99F 50 DO ``` ``` . DEPHASE DRG $9AA .PHASE $C9AA ;PASCAL AND CP/M OUTPUT ENTRY POINT CSAA AD 077B LDA POWER ;IS IT THE FIRST TIME? 29 FC C9 90 CGAD #$FC CSAF CMÓ #$90 C9B1 FO 03 BEQ *+5 0983 20 0801 JSR SETUP ; INITIALIZE 80 COLUMN DISPLAY 20 CBDF 0986 ;DISABLE THE CURSOR FIRST :THEN CHECK IF IT IS GOTO XY JER DECHR 0989 AD 077E LDA POWER C/9BC 29 03 D0 09 AND #$03 COBE ;2 OR 1 IF IT IS GOTO XY ; IF NOT, DISPLAY THE CHARACTER BNE GOXY 0900 AD 067B LDA BYTE 20 C9F9 .158 TUOGIV ; WHEN ALL FINISHED, TURN ON THE PSCORT JMF ENCUR ; CURSOR BEFORE LEAVING 0909 20 C9CF GOXY JSR GOXY1 0900 40 0906 JMP PSCORT COCF AD 067B GOXY1 ;GOTO WHERE? ;SAFETY LDA RYTE 29 7F E9 20 C9D2 #$7F AND ;ASCII TO NUMBER ;SAVE THIS NO. FIRST ;WHAT IS THIS NO. X OR Y? SBC #$20 Cabe 48 PHA C9D7 C9DA CE 077B DEC POWER AD 077B LDA POWER CODD 29 03 ANI) #$03 C9DF DO 13 BNE GOTOX 68 ;IT IS Y! ;Y > WINDOW BOTTOM? ;IF YES, KEEP CVERT UNCHANGED PLA C9E2 C5 23 WNDBTM CMP B0 02 85 25 0984 BGE POORY C9E6 ;OTHERWISE, PERFORM GOTOY ;NOW FOR GOTOX STA CVERT C9E8 AD OSEB POORY TEMPX LDA ;NOW FOR GOLDX; ;X > WINDOW WIDTH? ;IF YES, KEEP CHORZ UNCHANGED ;OTHERWISE, PERFORM GOTOX ;FINIALISE GOTOXY C5 21 CMP WNDWTH CPED BO 02 BGE POORX CHEF 85 24 CHORZ C9F 1 4C CESE PODRX JMP VTAB 0964 ;THE NO. IS X! ;SAVE IT UNTIL Y GOT 68 GOTOX PLA C9F5 an osen STA TEMPX COFB 60 RTS C9E9 09 20 VIDOUT CMP #$20 ; A DISPLAYABLE CHARACTER? C9FB 90 04 BIL T VIDOU COFD 09 80 ORA #$80 YES, THEN SET MSB=1 FISRT COFF 30 17 BMI STORAD :ALWAYS CAOI C9 07 VIDOU1 CME ;CTRL-@ TO CTRL-F DONT CARE #$07 90 12 09 0E CAOS EIL T VIDRTS CAOS CMP #$0F ;TAKE CARE OF CTRL-G TO M CA07 CA09 90 06 09 19 BLT VIDCON OME ##19 ;CTRL-E TO X ARE DON'T CARES CAOB VIDRTS ``` BLT | CAOD | E9 0B | | SBC | #11 | :PACK THE NO. | |--------------|----------------|------------------|------------|-----------------|---------------------------------| | CAOF | A8 | VIDCON | TAY | | SUSE Y AS A POINTER TO GET THE | | CAIO | A9 CA | | LDA | #>BELL | ADDRESSES OF THE CTRL-ROUTINES | | CA12 | 48 | | PHA | | | | CA13 | B9 C967 | | LDA | SUBTBL- | 7, Y | | CA16<br>CA17 | 48<br>60 | 11770776 | PHA | | | | CH17 | 60 | VIDRTS | RTS | | | | | | | | | | | CA18 | A4 24 | STORAD | LDY | CHORZ | :DISPLAY CHARACTER | | CAIA | 20 CB54 | | JSR | CHRDIS | <i>'</i> | | CAID | 20 0916 | | JSR | VIDWAI | ;SEE IF CTRL-S PRESSED | | CA20 | E6 24 | ADVANC | INC | CHORZ | ; AND ADVANCE CURSOR | | CA22 | A5 24 | | LDA | CHORZ | | | CA24 | C5 21 | | CMP | WNDWTH | ; CURSOR EXCEEDS SCREEN? | | CA26<br>CA28 | 90 7C<br>60 | | BGE<br>RTS | CRLF | ; IF YES, LINE FEED | | CHZO | 60 | | KID | | | | | | ; | | | | | CA29 | A9 00 | ĆR | LDA | #0 | CARRIAGE RETURN ONLY | | CA2B | 85 24 | | STA | CHORZ | | | CAZD | 60 | | RTS | | | | | | : | | | | | CAZE | A9 C0 | ;<br>BELL | LDA | #\$C0 | BELL THE SPEAKER AT 1KHZ FOR | | CASO | 85 2A | der den Jene den | STA | SBAS2L | ;O.1 SECOND | | CA32 | 38 | | SEC | | , | | CASS | A9 08 | BELL1 | LDA | #8 | ; 8 * 64 =1024/2 | | CASS | 20 0102 | BELL2 | BIT | HORZSC | ;HORIZONTAL SYNC PERIOD=64US | | CASS | 30 FB | | BMI | *-3 | | | CAJA | 20 0102 | | BIT | HORZSC | | | CA3D<br>CA3F | 10 FB<br>E9 01 | | BPL<br>SBC | *-3<br>#1 | | | CA41 | DO F2 | | BNE | BELL2 | | | CA43 | AD 0030 | | LDA | SPEAKR | ;TOGGLE THE SPEAKER | | CA46 | C6 2A | | DEC | SBAS2L | ;12*16/2=96 | | CA48 | DO E9 | | BNE | BELLI | | | CA4A | 60 | | RTS | | | | | | ; | | | | | | | ; | | | • | | CA4B | A9 02 | GOTOXY | LDA | #\$02 | | | CA4D | OD 077B | | ORA | POWER | | | CASO | 8D 077B | | STA | POWER | | | CASS | 60 | | RTS | | | | | | ; | | | | | CA54 | C6 24 | ;<br>BS | DEC | CHORZ | | | CA56 | 10 BF | DO. | BPL | VIDRTS | SHOULD NOT EXCEED THE LEFT EDGE | | CA58 | A5 21 | | LDA | WNDWTH | :IF PASS, GO UP ONE LINE | | CASA | 85 24 | | STA | CHORZ | , | | CASC | C6 24 | | DEC | CHORZ | ;NATRUAL VS. INTERGER | | | | ; | | | | | 0000 | or or | 7 | | OUEDT | | | CASE<br>CA60 | A5 25<br>C5 22 | UP | LDA<br>CMP | CVERT<br>WNDTOP | CURSOR SHOULD NOT OVER THE | | SHOO | 00 <u>44</u> | | Cirile. | MINTLI OF. | CONSUN SHOULD NO! OVER THE | | CA62<br>CA64<br>CA66<br>CA68 | 90 B3<br>F0 B1<br>C6 25<br>4C CB3F | ; | BLT<br>BEQ<br>DEC<br>JMP | VIDATS<br>VIDATS<br>CVERT<br>VTAB | ;TOP OF THE SCREEN WINDOW<br>;IF NOT, WE CAN GO UP<br>;ONE LINE | |----------------------------------------------|------------------------------------------------------|-----------------------------|---------------------------------------------------|----------------------------------------------------|--------------------------------------------------------------------------------------------------------------| | CA6B<br>CA6D<br>CA6F<br>CA71<br>CA73 | A5 22<br>85 25<br>A9 00<br>85 24<br>40 083F | HOME | LDA<br>STA<br>LDA<br>STA<br>JMP | WNDTOP<br>CVERT<br>#0<br>CHORZ<br>VTAB | ;TO POSITION 'HGME' | | CA76<br>CA79<br>CA78<br>CA7D | 20 CA6B<br>A5:22<br>A0 00<br>F0 04 | CLSCRN | JSR<br>LDA<br>LDY<br>BEQ | HOME<br>WNDTOP<br>#0<br>CLEOP1 | ;CLEAR THE WHOLE SCREEN | | CA7F<br>CA81<br>CA83 | A4 24<br>A5 25<br>48 | ;<br>CLREOP<br>CLEOP1 | LDY<br>LDA<br>PHA | CHORZ<br>CVERT | ;CLEAR TO END OF PAGE<br>;CLSCRN ENTER HERE | | CA84<br>CA87<br>CA8A<br>CA8C<br>CA8D | 20 CB41<br>20 CA99<br>A0 00<br>68 | | JSR<br>JSR<br>LDY<br>PLA<br>CLC | ADRCAL<br>CLEDLZ<br>#0 | ;CLEAR LINE BY LINE<br>;STARTING FROM THE SECOND LINE<br>;CLEAR FROM THE LEFT EDGE | | CASE<br>CA90<br>CA92<br>CA94 | 69 01<br>05 23<br>90 EF<br>40 CB3F | 7 | ADC<br>CMP<br>BLT<br>JMP | #1<br>WNDBTM<br>CLEOP1<br>VTAB | ; NEXT LINE<br>; DOWN TO THE BOTTOM LINE? | | CA97 | A4 24 | ;<br>CLREOL<br>; | LDY | CHORZ | ;CLEAR TO END OF LINE | | CA99<br>CA9B<br>CA9E<br>CA9F<br>CAA1<br>CAA3 | A9 A0<br>20 CB54<br>C8<br>C4 21<br>90 F8 | ;CLEOP1<br>CLEOLZ<br>CLEOL2 | ENTER H<br>LDA<br>JSR<br>INY<br>CPY<br>BLT<br>RTS | ERE<br>#\$AO<br>CHRDIS<br>WNDWTH<br>CLEGL2 | ;CLEAR = FILL WITH SPACE<br>;DISPALY THE CHARACTER<br>;REACH THE END OF A LINE?<br>;IF NOT, CONTINUE | | CAA4 | 20 CA29 | ;<br>;<br>CRLF | JSR | CR | ;CARRIAGE RETURN + LINE FEED | | CAA7<br>CAA9<br>CAAB<br>CAAD<br>CAAF<br>CAB2 | E6 25<br>A5 25<br>C5 23<br>B0 03<br>4C CB41<br>C6 25 | LF | INC<br>LDA<br>CMP<br>BGE<br>JMP<br>DEC | CVERT<br>CVERT<br>WNDBTM<br>*+5<br>ADRCAL<br>CVERT | ;CURSOR SHOULD NOT GO BEYOND<br>;THE BOTTOM OF THE SCREEN<br>;IF EXCEED, PERFORM SCROLLING<br>;IF NOT, GOOD! | | CAB4<br>CAB6<br>CAB7<br>CAB8 | A5 21<br>48<br>18<br>65 20 | SCROLL | LDA<br>PHA<br>CLC<br>ADC | WNDWTH<br>WNDLFT | ;PREPARE FOR SCROLLING<br>;SAVE IT FIRST | ``` CABA A8 TAY CABB ;NATRUAL V.S. INTEGER ;CREATE "NEW" WINDOW WIDTH ;GET THE DISPLAY BANK IN DEY STY CABO 84 21 WNDWTH CARE 20 CCOD JSR RAMOIN CACI A5 22 48 SCROLO LDA WNDTOP SCROLL TEXT SCREEN CACS PHA 20 CB4: 20 C836 A5 28 CAC4 JSR ADRCAL ; CALCULATE A BASE ADDRESS CACT JSR COMPAT DADA SCROL1 SBASL CACC 85 2A STA SBASZL CACE A5 29 85 2B LDA SBASH CADO STA SBAS2H CADS 68 PLA GET THE LINE COUNT BACK 18 CLC CAD4 69 01 ADC #$01 05 23 80 57 CAD6 CAD8 OME WNDETM REACH THE LAST LINE? BSE SCROL6 CADA 48 SAVE IT FOR THE NEXT CYCLE PHO 20 CB41 20 C836 A4 21 CADE JSR ADRCAL :CALCULATE THE NEXT BASE ADDRESS CADE JSR COMPAT CAE 1 LDY WNDWTH CAES 00 28 CPY :40 OR 80 COLUMN MODE? #40 CAE5 BO OB BGE SCROLS CAEZ B1 28 SCROL2 LDA (SBASL), Y ; MOVE UP ONE LINE DAE 9 91 29 (SBAS2L), Y CAEB 88 DEY CAEC C4 20 CPY WNDLFT ; ONE LINE FINISHED? ; IF NO, CONTINUE ; IF YES, GO FOR THE NEXT LINE CAEE 10 F7 BPL SCROL2 CAFO 30 D8 BMI SCROL1 CAF 2 A5 29 SCROLE LDA ;DO SOME TRANSFORMATION ;FOR 80 COLUMN TEXT MODE SBASH CBF4 09 04 CRA #$04 CAFE 85 29 STA SBASH CAFS A5 2B LDA SBAS2H CAFA 09 04 ORA #$04 CAFC 85 2B A5 20 STA SBAS2H LDA WNDLFT CBOO 38 SEC E9 28 85 20 CBOIL SBC #40 CBOS STA TYA WNDLFT CBO5 98 CB06 38 SEC CBO7 E9 28 SBC #40 Своэ AB TAY CBOA B1 28 SCROL4 (SBASL), Y ;MOVE UP THE RIGHT ;HALF PAGE E DA CBOC 91 2A STA (SBAS2L), Y CBOE 88 DEY CBOF 20 CPY MND! FT ;ONE LINE FINISHED? 30 03 98 CB11 BMI SCROL5 CB13 TYA CB14 10 F4 SCROL4 BPL ; AN EXACT HALF LINE GONE? CB16 A5 29 SCROL5 I DA SBASH ; INVERSE TRANSFORM CB18 49 04 EOR #$04 ``` ``` CBIA STA SBASH CB1C A5 28 LDA SBAS2H 49 04 85 2B CBIE EOR #$04 CB20 STA SBAS2H CB22 AO 27 LDY #39 A5 20 CB24 WNDLFT LDA CB26 18 CLC 69 28 CB27 ADC #40 CB23 85 20 STA WNDLFT CB2B C9 28 CMP ; IF LEFT EDGE >=40; WE HAVE FINISHED CB2D BO 9B BGE SCROLI CB2F 90 B6 BLT SCROL2 ; IF LEFT EDGE (40, CB31 20 0836 SCROL6 JSR COMPAT 20 0017 ;TICK DISPLAY BANK OUT CRISA JSR RAMODU CB37 68 PLA 85 21 Ao oo CB38 STA WNDWTH RECOVER WINDOW WIDTH CB3A 1 DV #0 CBSC 20 CA99 JSR CLEOLZ ;CLEAR THE BOTTOM LINE ; VTAB CBSF A5 25 LDA CVERT ;PREPARE SCREEN BASE ADDRESS , ROUTINE 'ADROAL' CALCULATES THE TEXT SCREEN BASE ;ADDRESS ;INPUT : A=LINE NUMBER COUTPUT : SBASL, H=SCREEN BASE ADDRESS FOR THIS LINE CRAS 84 28 ADRCAL STY SBASL ; SAVE Y AB CB43 TAY ; SAVE A CB44 4A LSR CRAS 29 03 AND #$03 CB47 OD 057B ORA TXTMOD CB4A 85 29 STA SBASH CBAC B9 C989 LDA ADRESL, Y CB4F ; RECOVER Y A4 28 LDY SBASL CB51 85 28 SBASL CB53 60 RTS CB54 20 CB81 CHRDIS JSR TST40C ; REQUIRE ADDRESS MODIFICATION? CB57 CB59 BO 11 20 CCOD BGE JSR CHRDS1 RAMOIN ;NO, THEN SIMPLE 20 C836 91 28 CB50 JSR COMPAT CBSF STA (SBASL), Y CB61 20 C836 JSR COMPAT ;GET BACK ORIGINAL Y ;FINISHED CB64 AC 04FB LDY TEMPY CB67 40 CC17 JMP RAMOOU CHRDS1 ;MODIFY BASE ADDRESS CB6A 20 CBSE JSR SUBY40 CB6D 20 CCOD RAMOIN JSR CB70 CB73 20 0836 JSR COMPAT 91 28 (SBASL), Y STA ``` | CB75<br>CB78<br>CB7B<br>CB7E | 20 C836<br>20 CC17<br>AC 04FB<br>4C C897 | ; | JSR<br>JSR<br>LDY<br>JMP | COMPAT<br>RAMOOU<br>TEMPY<br>ADDY40 | GET BACK ORIGINAL Y CURE THE MODIFICATION | |--------------------------------------|-------------------------------------------------|-------------|---------------------------------|---------------------------------------------|------------------------------------------------------------------------------| | CB81<br>CB82<br>CB85 | 48<br>8C 04FB<br>98 | ;<br>TST40C | PHA<br>STY<br>TYA | TEMPY . | ;SAVE A<br>;SAVE Y | | CB36<br>CB87 | 18<br>65 20 | | CLC<br>ADC | WNDLFT | ;Y = Y + WINDOW LEFT | | CB89<br>CB8A<br>CB8C<br>CB8D | A8<br>09 28<br>68<br>60 | | TAY<br>CMP<br>PLA<br>RTS | #40 | ;SET CARRY FLAG<br>;RECOVER A | | | | ; | | | | | CBSE<br>CBSF<br>CB90 | 48<br>98<br>38 | SUBY40 | PHA<br>TYA<br>SEC | | ;SAVE CHARACTER FIRST<br>;Y=Y-40 | | CB91 | E9 28<br>A8 | | SBC | #40 | | | CB94 | 4C CB98 | ; | TAY<br>JMP | TOGGSH | ; MODIFY BASE ADDRESS | | 0997 | 48 | ADDY40 | PHA | | ;SAVE CHARACTER | | CB98<br>CB9A<br>CB9C<br>CB9E<br>CB9F | A5 29<br>49 04<br>85 29<br>68 | ;<br>TOGGSH | LDA<br>EOR<br>STA<br>PLA<br>RTS | SBASH<br>#\$04<br>SBASH | ;RETAIN CHARACTER | | | | ; | | | | | CBAO<br>CBAI<br>CBA3<br>CBA6<br>CBA8 | 48<br>A4 24<br>20 CB81<br>B0 0A<br>20 CCOD | ENCUR | PHA<br>LDY<br>JSR<br>BGE<br>JSR | CHORZ<br>TST40C<br>ENCUR1<br>RAMOIN | ; SAVE CHARACTER FIRST<br>; MODIFYING ADDRESS REQUIRED?<br>; NO. THEN SIMPLE | | CBAB | 20 CBC2 | | JSR | ENCUR3 | | | CBAE<br>CBAF | 68<br>40 0017 | | PLA<br>JMP | RAMOOU | GET BACK THE CHARACTER; FINISHED | | CBB2<br>CBB5<br>CBB8<br>CBBB<br>CBBE | 20 CB8E<br>20 CC0D<br>20 CBC2<br>20 CC17<br>68 | ;<br>ENCUR1 | JSR<br>JSR<br>JSR<br>JSR<br>PLA | SUBY40<br>RAMOIN<br>ENCUR3<br>RAMOOU | ;MODIFY BASE ADDRESS | | CBBF | 4C CB97 | ; | JMF | ADDY40 | ;FINISHED | | CBC2<br>CBC5<br>CBC7<br>CBCA<br>CBCD | 20 C836<br>Bi 28<br>8D 06FB<br>2C CiC5<br>30 06 | ;<br>ENCUR3 | JSR<br>LDA<br>STA<br>BIT<br>BMI | COMPAT<br>(SBASL)<br>TEMPA<br>TWOMHZ<br>*+8 | ,Y<br>;SAVE FOR DECUR<br>;TWO KINDS OF CURSOR | ``` CBCF AND #$3F ;FOR 40 COLUMN TEXT CBD 1 09 40 ORA #$40 DO 02 29 7F *+4 #$7F CBDS BNE ; ALWAYS CBD5 #$7F ;FOR 80 COLUMN TEXT (SRASL), Y AND CBD7 91 28 STA CBD9 AC 04FB TEMPY COMPAT GET ORIGINAL Y LDY CBDC 40 0836 JMP CBDF DECUR PHP ; TURN OFF THE CURSOR CBEO PHA LDY 48 ; SAVE THINGS FOR SAFETY CBE 1 A4 24 CHORZ CBE3 AD OFFB LDA TEMPA 20 CBS4 JSR FLA CHRDIS CBE9 28 PLP CBEB ; DONE RTS CBEC ÉSCX2 TAY ;USE Y AS A POINTER B9 C8BB CRED LDA ESCTB1-$C9, Y ;TRANSFORM X CBFO 20 CBFE JSR ESCX1 ;THEN PROCESS IT CBF3 20 FD00 CBF6 C9 CE BO 12 ÉSCX CMP #$CE ; >= M? CBFB BGE ESCXRT ; ( I? ; IF FALSE, THEN MUST ; BE ESC I,J,K, OR M ;SKIP OFF HIGH ORDER BITS CBFA C9 C9 CMP #$09 CBFC BO EE BGE ESCX2 29 3F C9 08 CBEE ESCX1 AND #$3F CCOO ;>=H? ;IF YES, DO NOTHING ;USE Y AS A POINTER CMP #$08 0002 BO 08 BGE ESCXRT 0004 A8 TAY 0005 A9 CA #) BELL LDA CC07 CC08 48 PHA 89 C97C LDA ESCTBL, Y CCOB 48 PHA 0000 60 ESCXRT RAMOIN AND RAMODU ARE TWO VERY, VERY IMPORTANT ;IT IS CALLED BY THE KERNEL (BOTH C8 AND F6) AND ;THE BASIC CCOD 08 RAMOIN PHP ; SAFTEY IS MOST IMPORTANT CCOE 48 PHA COOP A9 00 8D C07D LDA #$00 CC11 SBANK2 ; BRING RAM O IN STA CC14 PLA 0015 28 PEP CC16 60 RTS ``` | CC17<br>CC18<br>CC19<br>CC19<br>CC1C<br>CC20<br>CC20<br>CC24<br>CC24<br>CC24<br>CC28<br>CC28<br>CC2A<br>CC2B<br>CC2B | 08<br>48<br>AD 0778<br>29 FC<br>C9 90<br>F0 06<br>A5 C6<br>C9 10<br>90 02<br>A9 01<br>BD C07D<br>68<br>28<br>60 | RAMOGU<br>MUSTR1<br>RAMOO1<br>; | PHP PHA LDA LDA AND CMP BEQ LDA CMP BLDA BLDA STA PLP RTS | POWER<br>#\$FC<br>#\$90<br>MUSTR1<br>P\$10<br>RAMOD1<br>#\$01<br>SBANK2 | ;UNDER CP/M OR PASCAL? ;IF YES, MOVE RAM 1 IN ;MOVE WHICH BLOCK IN? ;A REASONABLE NUMBER? ;IF NOT, ASSUME RAM 1 ;STORE IT INTO BLOCK I | |----------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|---------------------------------|-----------------------------------------------------------|-------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------| | 0036<br>0036 | 20 CCCA<br>20 CBDF<br>BO 63 | ; | JSR<br>JSR<br>BCS | TUGGLE<br>DECUR<br>BASINP | ;PERFORM INTERCHANGE<br>;DO THIS BEFORE EVERYTHING<br>;INPUT OR OUTPUT? | | CC38<br>CC3B<br>CC3D<br>CC3F<br>CC41 | AD 07FB<br>C5 25<br>F0 05<br>A5 25<br>20 CB3F | ;<br>BASOUT | LDA<br>CMP<br>BEQ<br>STA<br>JSR | CVWHO<br>CVERT<br>CVOK<br>CVERT<br>VTAB | | | CC44<br>CC47<br>CC49<br>CC48 | AD 047B<br>C5 24<br>90 02 | CVBK | LDA<br>CMP<br>BLT<br>STA | CHWHO<br>CHORZ<br>CHOK<br>CHORZ | | | CC4D<br>CC4E<br>CC50<br>CC52<br>CC54<br>CC57 | 68<br>C9 A0<br>90 08<br>25 32<br>20 CA18<br>40 CC68 | снак | PLA<br>CMP<br>BLT<br>AND<br>JSR<br>JMP | #\$A0<br>BASDU1<br>INVFLG<br>STORAD<br>BASOU2 | ;BET BACK CHARACTER<br>;CONTROL CHARACTER?<br>;NO, DISPLAYABLE<br>;GATHER | | CCSA<br>CCSC<br>CCSE<br>CC60<br>CC63<br>CC65 | 29 7F<br>C9 0D<br>D0 05<br>20 CA01<br>A9 0A<br>20 CA01 | ;<br>BASOU1<br>BASOU3 | AND<br>CMP<br>BNE<br>JSR<br>LDA<br>JSR | #\$7F<br>#\$0D<br>BAS0U3<br>VIDOU1<br>#\$0A<br>VIDOU1 | ;FOR CONTROL CHARACTER<br>;CARRAIGE RETURN?<br>;YES<br>;ADD A LINE-FEED | | CC68<br>CC6A<br>CC6C<br>CC6E<br>CC70<br>CC72 | A5 24<br>F0 06<br>E9 47<br>90 05<br>69 1F<br>8D 047B | ;<br>BASOU2<br>CURECH | LDA<br>BEQ<br>SBC<br>BCC<br>ADC<br>STA | CHORZ<br>CURECH<br>#\$47<br>DONE<br>#\$1F<br>CHWHO | ;CHARACTER HAS BEEN, SENT | | CC75<br>CC77<br>CC7A<br>CC7D<br>CC80 | A5 25<br>8D 07FB<br>20 CBA0<br>20 CCCA<br>68 | ;<br>DONE | LDA<br>STA<br>JSR<br>JSR<br>PLA | CVERT<br>CVWHO<br>ENCUR<br>TUGGLE | ;ALL FINISHED, GO BACK! ;DO THIS BEFORE EXIT ;ALSO DO THIS | ``` CC31 AA TAY CC82 68 PLA TAX CC83 AA 68 ; RECOVER CHARACTER CC85 DONRTS RTS CC86 88 NEWESC TAY CC87 вэ савв LDA ESCTB1-$C9, Y CCSA 20 CBFE JSR ESCX1 CCSD 20 0001 ESCWHO JSR RDKWHO ;ESC WHAT? 0030 C9 CE CMP #$CE ; >= M? CC92 BO F1 C9 C9 BGE DONSTS CMP ; ( 1 ? CC98 EGE NEWERO 20 CBFE ESCX1 ;YES ссэв 20 CCC1 C9 9B BASIND JSR RDKWHO READ KEY CCSE CMP #$98 CCAO FO EB BED ESCWHO ;ESC? CCA2 C9 8D D0 05 OMP #$8D CCA4 BMF NOTORW ; CARIAGE RETURN? CCA6 48 PHA ;YES, ;CLEAR TO END OF LINE CCA7 20 CA97 JSR CLRECL CCAA 68 PLA CCAB 09 95 NOTORW ##95 RIGHT ARROW? CCAD DO 05 NOPICK TEMPA BMF CCAF AD OSEB LDA ;YES, PICK UP CHARACTER ;MSB MUST =1 CCB2 09 80 ORA #$80 CCB4 BA NOPICK TGX REPLACE CHARACTER ON STACK CC85 9D 0104 A9 00 STACK+4, X STA CCB8 LDA #0 CCBA 8D 0478 STA CHWHO CCBD 68 PLA ; RELEASE THE DUMMY CHARACTER COBE 40 0075 TMP DONE ;FINISHED CCC1 20 CBA0 POKWHO JSR ENCUR KEYIN :TURN CURSOR ON :WHILE WAITING KEY INPUT :KEY GOT, TURN OFF CURSOR CCC4 20 C84D 4C CBDF JSR TMD DECUR : ROUTINE 'TUGGLE' IS USED TO INTERCHANGE A SET; OF ZERO PAGE LOCATIONS WITH A SET OF SLOT 3; LOCATIONS :THIS ALLOWS OUR READ-KEY AND CHARACTER-DISPLAY :ROUTINES TO BE SHARED BY DIFFERENT TYPE OF :OPERATING SYSTEMS CCCA TUGGLE PHP ;SAFETY CCCB 48 PHA CCCC A5 24 LDA CHORZ CCCE 48 ``` | CCCF | AD | 047B | | LDA | CHWHO | |-------|----|------|---|------|--------| | CCD2 | 85 | 24 | | STA | CHORZ | | CCD4 | 68 | | | PLA | | | CCDS | | 047B | | STA | CHWHO | | | | | ; | | | | CCD8 | A5 | 25 | * | LDA | CVERT | | CCDA | 48 | | | PHA | | | CCDB | AD | 07FB | | L.DA | CAMHO | | GCDE | 85 | 25 | | STA | CVERT | | CCEO | 68 | | | FLA | | | CCE1 | ap | 07FB | | STA | CVWHO | | | | | • | | | | CCE4 | A5 | 21 | | L.DA | HTWONW | | CCE6 | 48 | | | PHA | | | CCE7 | AD | 0778 | | L.DA | SAVEI | | CCEA | 65 | 21 | | STA | WNDWTH | | CCEC | 68 | | | PLA | | | CCED | 80 | 0778 | | STA | SAVE1 | | | | | 7 | | | | CCFO | 68 | | | PLA | | | CCF1 | 28 | | | PLP | | | DDF 2 | 60 | | | RTS | | | | | | ; | | | | | | | ; | | | | | | | , | | | | | | | | PAGE | | | | | | | | | ``` INCLUDE VZF800 .DEPHASE 00000000000 ORG $1571 .PHASE $D571 ; THIS IS THE RESET HANDLER D571 D8 RESETO CLD D572 D574 A2 OF E4 C8 LDX CPX #$OF PBANK4 D576 FO 56 BEQ RESET1 ; IF NOT POWER UP, SKIP 000000 ; DELAY D578 D57A AO AO #$A0 ; WAIT TILL SYSTEM SETTLES #$01 DELAY1 69 01 DELAY1 ADC D57C 90 FC BCC D57E D57F 88 DEY DO F9 DELAY1 BNE C D581 D584 C SBANK4 SYSTEM 8E CO7F ASS I GN STX ; ASSIGN MEMORY CONFIGURATION 8D C078 STA :AS : 0,1,3,F D587 8C C07C c STY SBANK1 STY D58A 84 C5 00000000 PBANK1 DSSC 86 C8 PBANK4 DS8E DS8F C8 INY 8C CO7D STY SBANK2 D592 84 C6 STY PBANK2 C8 C8 D594 INY D595 INY D596 8C CO7E STY SBANKS D599 84 C7 0000000 STY PBANK3 ; D59B A0 10 LDY #$10 D59D 84 68 STY TXTABH D59F 85 67 STA TXTABL ; REMEMBER (A) =$00? D5A1 85 48 STA TAY STATUS ; INIT STATUS DSA3 68 D5A4 A9 A0 C CLEAR LDA ; CLEAR SCREEN 0506 91 67 C STA (TXTABL),Y D5A8 C8 INY DO F9 D5A9 D5AB CLEAR TXTABH 00000 BNE INC E6 68 DSAD A5 68 LDA тхтавн DSAF C9 18 CMP #$18 D5B1 DO F1 CLEAR BNE C ;BASIC STARTS AT $1800? D583 AE COOO C C CHOICE LDX KEYBRD D586 EO C1 CPX #"A" USUAL D5B8 DO 02 C BNE ;OR AT $800? DEBB 89 08 C LDA #$08 DSBC 85 68 USUAL STA TXTABH 0000 ; 20 0010 BIT ;CLEAR KEYBOARD D5BE KEYSTR ; ;HAS ESC BEEN PRESSED? CPX D5C1 E0 98 #$98 ``` ``` DECE DO 06 BNE SETT40 D5C5 20 FB81 C JSR TEXTBO ; CAN BE 80 COLUMN TEXT DSC8 4C DSCE TO BE CONTINUE DEFAULT 40 COLUMN TEXT JIME RESET1 D5CB 20 FB78 C SETT40 JSR TEXT40 C ; RESET1 DSCE 20 F1BD C JSR HRSEXT FORCE MEMORY ASSIGNMENTS D5D1 20 FBCD 20 F230 JSR FRAMOD RIGHT 000 D5D4 SET NORMAL DISPLAY ; WHITE, BLACK, BLACK JSR NORMAL. DSD7 DSDA AD CO28 LDA TEXTOR AD CO18 LDA BKGRND 00000000 DSDD AD COOB LDG BKDROP D5E0 20 FBFA JSR SONINT ;TURN OFF SOUND GEN. D5E3 ; INIT TEXT DISPLAY ; INIT INPUT/OUTPUT 20 FB2F JSR VZINIT DSE6 20 FE39 JSR SCREEN 0589 20 FE42 JSR KBDBRD DSEC 20 FF3A MBELL ; INFORM THE USER RESTVR+2; CHECK RESET VECTOR JSR DSEF AD 03F4 LDA #$A5 RESTVR+1 D5F2 49 A5 CD 03F3 0 EDR D5F4 CMF DSF7 DO 03 C BNE FSTIME ; POWER UP? ;NO OUR LOG ;CLEAR THE FUNCTION KEYS ;PRESET PAGE 3 VECTORS ;CHECK DRIVE CONTROLLER D5F9 4C FCF1 JMP DEBUG1 20 FB99 20 FBAA DSFC С FSTIME JSR TITLE DSFF INFKEY PRESP3 0 JSR D602 20 FB61 JSR 20 FD43 A9 03 C C NODRIV 0605 JSR CHKDIS 0608 I DO # (BASICW; SET UP RESET VECTOR DEOA 8D 03F2 Č STA RESTVR 0600 20 FB6F JSR SRESTV 000 D610 4C E000 TMC BASICO 7 C .DEPHASE $1800 ORG . PHASE $F800 000 ; F800 DS $800.$60 00000 ; . DEPHASE ORG $1800 PHASE $F800 C ; F800 4C FBC7 JMP FRAMOI F803 4C FBCD C JMP FRAMOD E806 40 FB78 C JMP TEXT40 F809 4C FB81 JMP TEXTBO FBOC 40 FC2A 0 AUDOUT FBOF 4C FC4F JMP MOUTS1 C F812 AD 057B SETWITH LDA TXTMOD .40 OR BO COLUMN MODE? F815 09 10 Ċ CMP #$10 F817 po os C BNE SETW40 F819 A9 50 C #80 :80 COLUMN TEXT MODE LDA C C SETW48 VZTX80 F818 8D CO4F STA FB1E 85 21 STA WNDWTH F820 RTS ``` | F821 | A9 28 | C SETW40 | LDA | #40 | :40 COLUMN-TEXT MODE | |--------------|--------------------------------------|----------------|-------|-----------------|--------------------------------| | F823 | 8D C04C | C | STA | VZTX40 | , | | F826 | DO F6 | C | BNE | SETW48 | :ALWAYS | | | | C; | | | • | | | | Ċ; | | | | | F828 | A5 3E | C DOT | LDA | REG2L | | | F82A | 85 30 | C | STA | REGIL | | | F820 | A5 3F | C | LDA | REG2H | | | F82E | 85 3D | C | STA | REG1H | | | F830 | 60 | C | RTS | | | | | | c; | | | | | | | c; | | | | | F831 | 07 | C DATAO7 | DB | \$07 | | | | | c; | | | | | | | c; | | | | | F832 | 60 | c ' | RTS | | | | | | C ; | | | | | | | C : | | | | | F833 | A5 34 | C RETURN | LDA | SAVEX | RETURN ONLY? | | F835 | FO OF | C | BEO | XMEMB | gram runnig unter | | F837 | 20 FCDF | č | JSR | SPACE | :IF NOT, DO A SPACE FUNCTION | | F83A | 20 F828 | C | JSR | DOT | ;REGISTER 1=2 | | F83D | 68 | C RETRIS | PLA | 17/31 | :POP RETURN ADDRESS | | F83E | 68 | C | PLA | | FOR RETORN ADDRESS | | FB3F | 99 00 | Ë | LDA | #\$00 | ;CLEAR STORE MODE | | F841 | 85 31 | c | STA | STOFLG | , CEERN STONE MODE. | | F843 | 4C FF69 | C | JMP | MON1 | :END OF KERNEL COMMAND | | 1 040 | 40 1705 | C | 31111 | 196314.1 | ; INTERPRETATION | | | | _ | | | , INTERPRETATION | | | | | | | | | F846 | AD 0578 | C ;<br>C XMEM8 | LDA | TYTMOT | :40 DR 80 COLUMN MODE? | | F849 | C9 10 | C AMEMO | CMP | TXTMBD<br>#\$10 | 140 OR BU CUCUMN MODE? | | F84B | DO 03 | C | BNE: | *+5 | | | F84D | A9 OF | C | | | . 0.5 (200) 1 bobs 1 birth 200 | | | | | LDA | ##OF | ;80 COLUMN MODE | | F84F<br>F850 | 20<br>A9 07 | Ε<br>Ε | DB | \$2C | ; \$2C= 'BIT' | | F852 | | | LDA | #\$07 | ;40 COLUMN MODE | | F802 | 85 2E | C | STA | CHKSUM | ;USE CHKSUM AS A GENERAL | | | | Č | | | ;REGISTER | | | arts, arts, grown print paths, paths | c; | | | | | F854 | 20 FEC5 | c | JSR | CROUT | ; CARRIAGE RETURN | | F857 | 20 FC85 | C | JSR | INCRE2 | ; INCREMENT REGISTER 1 | | F85A | A5 3D | c | LDA | REG1H | ;PRINT ADDRESS | | F85C | 20 FDC1 | C | JSR | PRBYTE | | | F85F | A5 30 | C C | LDA | REG1L | | | F861 | 20 FDC1 | C | JSR | PRBYTE | | | F864 | A9 BD | Ē | LDA | #"=" | ;FOLLOWED BY = | | F866 | 20 FDED | <u>c</u> | JSR | MCOUT | | | rore | 00.00 | C ; | 1.504 | | OU 500 OC505 | | F869 | A0 00. | C | LDY | #0 | ;CLEAR OFFSET | | F86B | A9 A0 | C XMEM81 | LDA | #"" | ;WITH A SPACE BEHIND | | F86D | 20 FDED | C | JSR | MCOUT | | | F870 | B1 3C | c | LDA | (REG1L) | Y ;THEN ITS CONTENTS | | F872 | 20 FDC1 | C | JSR | PRBYTE | | | F875 | A5 3C | C | LDA | REG1L | | | F877 | 25 2E | C | AND | CHKSUM | ; EITHER MOD 8 OR | | F879 | C5 2E | C | CMP | CHKSUM | ; MOD 16 | | | | | | | | ``` F87B FO CO C BEQ RETRTS ;FINISHED? 20 FC85 F87D JSR INCRE2 ;INCREMENT REGISTER 1 ;CONTINUE 0000 XMEM81 C5 D2 D2 CF D2 A0 F883 C ÉRRORM ASC "ERROR " F886 0 F883 00 EA OPERR LDA FOR INVALID OPCODES #0 C F88B 85 2F STA OPCODE ;SET LENGHT=0 FBBD 60 RTS Ċ START CHECKING OPCODE SIF ODD, DO MORE SELECT NIBBLE FAAF 44 C LENGTH LSR F88F BO 14 ODD BCS F891 4A C ODDEVN LSR F892 ;USE Y AS POINTER TABLE1, Y:GET LENGTH 86 C TAY B9 F9F6 LDA F896 90 04 C BCC LOWNIB ;WHICH NIBBLE? F898 000 48 LSR HIGH NIBBLE F899 48 L.SR F89A 4A LSR F89B 48 С LSR 29 OF C9 O6 FO E7 F89C LOWNIB #$0F ;TICK OUT HIGH BITS F89E C CME #6 OPERR ; INVALID OPCODE? F8A0 BEO E892 85 2F C STA OPCODE ; SAVE THE LENGHT F8A4 FINISHED 60 RTS 000 E865 60 ODD ROR F8A6 BO E1 BCS OPERR ;NO XXXXXX11 OPCODES 49 FF C9 5D F8A8 EOR 000000 F8AA CME #$50 FBAC FO DB ;NO STA #--- BEQ OPERR 49 FF 29 87 F8AE EOR #$FF F880 #$87 :MASK BITS AND F8B2 4C F891 ODDEVN 00000 F8B5 A9 40 20 F8F0 #64 LEADER MTSAVE LDA F8B7 JSR FBBA 20 0105 TWOMHZ FSBD 10 03 A0 54 0 BPL *+5 F8BF LDY #84 ;FIRST BYTE F8C1 2C A0 25 $20 F8C2 LDY #37 000000000000 F8C4 A2 00 TSAVE1 LDX #0 F8C6 F8C8 41 3C 85 2E EOR (REG1L, X) STA CHKSUM FBCA A1 30 (REG1L, X) LDA Facc 20 FE18 20 FC85 JSR WRBYTE INCRE2 FACE JSR F8D2 2C C1C5 BIT TWOMHZ F8D5 10 03 BPL *+5 F8D7 LDY #62 ; REST BYTES FBD9 20 DB $2C ``` ``` FBDA A0 1B #27 daaaaaaaaaaaaaaaaa LDY FSDC CHKSUM A5 2E LDA FADE 90 E4 BLT TSAVE1 2C C1C5 BIT BPL FBEO TWÓMHZ F8E3 A0 44 20 F8E5 LDY #68 ; THE LAST: CHECK-SUM F8E7 DB $2C FBEB AO 20 LDY 20 FE18 40 FF3A JSR JMP WRBYTE FBEA FBED MBELL ;ONE OR TWO MHZ? ;NORMALLY IT IS 1MHZ ;BUT CAN BE 2MHZ ;$2C = 'BIT' F8F0 F8F3 F8F5 2C C1C5 10 03 A0 9B 2C LEADER BIT TWOMHZ 00000 BPL LDY *+5 #155 F8F7 $20 #73 DB FBFB A0 49 LDY ,GOOD, 1MHZ F8FA F8FD 20 F912 D0 F1 JSR BNE ZDELAY 0000000000 LEADER FBFF 69 FE ADC BO ED 2C C1C5 F901 BCS BIT LEADER F903 TWOMHZ F906 10 03 *+5 F908 A0 44 LDY #68 F30A 20 DB $2C F90B F90D A0 1F LDY #31 20 F912 WRTBIT ZDELAY JSR F910 C8 С INY F911 F912 C8 88 C INY ZDELAY DEY F913 DO FD BNE ZDELAY 000 ; ZERO IS SHORTER THAN ONE F915 90 10 BCC WTAPE F917 2C C1C5 BIT TWOMHZ F91A F91C 10 03 A0 65 000 BPL LDY *+5 #101 F91E 20 DB $2C F91F F921 A0 2F C DEY LDY #47 88 ;EXTRA DELAY FOR ONE ODELAY F922 DO FD С BNE ODELAY 4C F927 AC C020 :TIME COMPENSATION F924 C JMP WTAPE F927 LDY TAPEOU TOGGLE TAPE OUTPUT F92A 20 0105 BIT TWOMHZ 0000000000 F92D 10 03 *+5 #90 BPL F92F A0 5A LDY F931 F932 20 A0 2A DB $2C LDY #42 F934 CA DEX F935 60 RTS F936 DS 10 С; C ; ;PRINT Y F940 98 TYA F941 20 FDC1 C PRNAX JSR PRBYTE ``` ## **ADDENDUM SHEET** FOR P. 186 | | | | | | PAGE 1+25 | |----------------------|----------------------|----------------------|---------------------|------------------|-------------------------------| | F944<br>F945 | 8A<br>4C FDC1 | C PRNX<br>C<br>C | TXA<br>J <b>M</b> F | PRRYTE | ;PRINT X | | F948<br>F94A | A9 03<br>85 4E | C ;<br>C PRNSPC<br>C | LDA<br>STA | #3<br>RNDNOL | ;SET UP COUNTER | | F940<br>F946 | A9 A0<br>20 FDED | C<br>C PRNSP1 | LDA<br>JSR | #\$AO<br>MCOUT | :PRINT SPACES | | F951<br>F953<br>F955 | C6 4E<br>D0 F9<br>60 | C . | DEC<br>BNE<br>RTS | RNDNOL<br>PRNSP1 | ;FINISHED? | | F956<br>F958 | A2 09<br>CA | C RT8BIT | DEX<br>LDX | #9 | ONE BYTE HAVE 8 BITS | | F959<br>F95A | 48<br>20 F965 | C RDBYTE | PHA<br>JSR | READPS | SAVE A FIRST | | F95D | 68 | C | PLA | NEHDES | READ A FULL CYCLE | | F95E<br>F95F | 2A<br>AO 39 | E<br>C | ROL<br>LDY | #57 | SHIFT THE READ BIT IN | | F961 | CA | С | DEX | #3/ | ; A BYTE FINISHED? | | F962<br>F964 | DO F5<br>60 | C<br>C | BNE | RDDYT2 | .VEO EVIT | | | | Ç : | KIS | | YES, EXIT | | F965 | 20 F968 | C ;<br>C READPS | JSR | RTIBIT | | | F968 | 88 | C RT1BIT | DEY | | ; DOUBLE DECREMENT | | F969<br>F96A | 88<br>20 0105 | C<br>C | DEY<br>BIT | TWOMHZ | ;1 OR 2MHZ? | | F96D | 10 0A | č | BPL | RTBIT1 | ; NORMALLY 1MHZ | | F96F | E6 4E | C | INC | RNDNOL | 5 CLOCK CYCLES EACH | | F971 | C6 4E | C | DEC | RNDNOL | ; AS DOUBLE DELAY | | F973<br>F975 | E6 4E<br>C6 4E | C | INC | RNDNOL | | | F977 | EA 4E | C | DEC<br>NOP | RNDNOL | ;2 CLOCK CYCLES EACH. | | F978 | EA | č | NOP | | TOTAL DELAY =24 CLOCK CYCLE | | F979 | AD C060 | C RTBIT1 | LDA | TAPEIN | READ TAPE, 4 CYCLES | | F97C | 45 2F | С | EOR | LASTBI | ; ANOTHER 3 CYCLES | | F97E<br>F980 | 10 07<br>45 2F | C<br>C | BPL | RTBIT2 | ; AGAIN, 3 CYCLES | | F982 | 85 2F | C | EOR<br>STA | LASTBI<br>LASTBI | | | F984 | CO 80 | Č | CPY | #\$80 | :\$80 IS AN AVERAGE NUMBER | | F986 | 60 | Č | RTS | ****** | ONLY, NO RELATIONSHIP TO MSB. | | F <b>9</b> 87 | 4C F968 | C RTBIT2 | JMP | RT1BIT | COMPENSATE FOR 3 CYCLES | | | | C ; | | | | | F98A | <b>A</b> O OO | C VERIFY | LDY | #0 | ;NO OFFSET | | F98C | B1 3C | C | LDA | (REG1L) | | | F98E | D1 42 | C | CMP | (REG4L), | | | F990<br>F992 | DO 06<br>20 FC7F | C<br>C VERCOM | BNE | VERERR | ; SAME? | | F995 | 90 F3 | C VERCOM | JSR<br>BLT | INCRE1<br>VERIFY | ;YES, NEXT PAIR<br>;FINISHED? | | F997 | 60 | c<br>C: | RTS | + C1/11 1 | : YES | | F99B | 20 FEC5 | C VERERR | JSR | CROUT | ;CARRIAGE RETURN FIRST | | F99B | A5 3D | С | LDA | REG1H | :PRINT ADDRESS | ``` F99D 20 FDC1 C JSR PRBYTE F9A0 A5 30 C LDA REGIL E992 20 FDC1 000 JSR PRBYTE F9A5 A9 BD PRINT CONTENT LDA 林"=== " 20 FDED A0 00 F9A7 JSR MCOUT FEAA LDY #0 FGAC В1 30 (REG1L),Y 0000 LDA FOAE JSR L.DA PRBYTE 20 FDC1 F9B1 A9 A0 ;THEN SPACE FORS 20 FDED JBR MCOUT #" (" MCDUT FORE A3 A8 LDA ; THEN THE UNMATCHED VALUE 000 F9B8 20 FDED JSR F9BB 00 OA LDY #0 (REG4L), Y ESED B1 42 20 FDC1 LDA JSR 0000 F9BF PRBYTE E902 A9 A9 LDA F9C4 20 FDED MCOUT JSR F9C7 4C F992 C JMF ; NEXT VERCOM 0 ; TAB F9CA EO F8 C CFX #248 NEAR END OF INPUT LINE? ; IF YES, DO NOTHING ; TRY TO DO TAB F900 BO 25 C BGE TABLIME FOCE A5 24 LDA CHORZ F9Do 18 0 CLC ;TAB = ADVANCE 8 POS. ;EXCEED THE RIGHT END? ;IF YES, CANCEL F9D1 69 08 ADC #8 F3D7 CF 21 C CMP WNDWTH F9D5 BO 10 BGE TABUMP C C800IN ;FOR DECUR AND ENCUR TEMPA ;NOW, DO TAB KEYBUF,X;COPY THINGS ON SCREEN E907 20 FDE6 0 JSR AD OFF FBDA TAB1 LDA F9DD 9D 0200 STA EGEO E8 E6 24 00000 INX ; AND ADVANCE F9E1 CHORZ INC F9E3 A5 24 20 F831 LDA CHORZ ;TAB POS. ARE QUANTIZED ;FINISHED? BIT DATA07 F9E8 FO 09 BEQ TABJMP 20 CBA0 FSEA C C JSR ENCUR ; IF NOT, CONTINUE ; COPYING CHARACTERS FSED 20 CBDF JSR DECHE F9F0 4C F9DA C JMP TAB1 C ; TABJMP F9F3 4C FD71 GETLN1 ;60 BACK JME C ē ; TABLE1 CONTAINS: :1. 128 4-BIT LENGTHS FOR XXXXXXXXX TYPE OF OPCODES :2. 8 4-BIT LENGTHS FOR XXXXXXXX TYPE OF OPCODES C c C I.E., ORA, AND, EOR, ADC, STA, LDA, CMP, SEC F9F6 60 16 00 C TABLE1 DB $60,$16,$00,$26,$61,$16,$60,$26 F9F9 26 61 16 C FBFC 60 26 Č FREE 62 11 00 22 61 16 C DE $62,$11,$00,$22,$61,$16,$60,$26 FA01 FA04 60 26 C 60 16 00 FAOS C DR $60,$16,$00,$22,$61,$16,$60,$26 ``` ``` FA09 22 61 16 C 60 26 60 16 00 FACC 0000000000000000000000 FACE 60 22 61 60 26 56 11 00 51 16 DB $60,$16,$00,$22,$61,$16,$60,$26 FA11 FA14 FA16 DB $66,$11,$00,$22,$61,$16,$60,$26 FA19 22 61 16 60 26 11 11 00 FALE DE $11,$11,$00,$22,$61,$11,$00,$22 FA21 FA24 22 61 11 00 22 61 11 00 FA26 DB $61,$11,$00,$22,$61,$16,$60,$26 61 11 00 22 61 16 60 26 61 11 00 22 61 16 60 26 11 21 11 22 FA29 FA20 FA2E DB $61,$11,$00,$22,$61,$16,$60,$26 FA31 FA34 FA36 DB $11,$21,$11,$22 FA39 . DEPHASE ORG $1A40 C . PHASE $F040 FA40 85 45 000 IRQBRK STA ACC ; SAVE A FA42 GET STATUS REGISTER 68 PLA FA43 48 PHA 2C FB49 D0 03 ; INTERUPT OR BREAK? FA44 С RIT DATA10 FA47 BNE BREAK FA49 6C 03FE JMP (IRQVER) FA4C 68 GET BACK STATUS REGISTER PLA FA4D 85 48 STA STATUS ;SAVE IT FA4F 68 85 3A PLA SAVE RETURN ADDRESS FASO STA PCL. FA52 FA53 68 PLA 85 3B PCH STA FA55 86 46 STX REGX ; SAVE REGISTERS E957 84 47 STY REGY FA59 BA TSX FASA 86 49 STX STACKP C FA50 60 03F0 JMF (BRKVER) ; FASF 4C FF65 C JMP MON ; DUMMY 0 FA62 4C D571 RESET JM₽ RESETO C C FA65 20 FEC5 C BREAK1 JSR CROUT ; CARRIAGE RETURN FIRST A2 00 INIT POINTER & COUNTER FA68 LDX #$00 FAGA BD FCBD C BREAK2 LDA BRKMES, X; PRINT BREAK MESSAGE FAED 20 FDED C JSR MCOUT FA70 INX E8 ; FINISHED? FA71 FA73 c EO OB CPX #11 DO F5 C BNE BREAK2 ``` ``` FA75 A5 3A LDA PCL ;PRINT ADDRESS FA77 FA79 E9 02 SBC #2 48 PHA FA7A A5 3B LDA PCH FA70 E9 00 SBC FA7E 20 FDC1 PRBYTE JSR FA81 68 20 FDC1 FA82 JSR JMF PRBYTE FA85 4C FF65 MON ;THEN GOTO KERNEL ;CTRL-C ;CTRL-B FA88 83 COMTBL DB $83 FA89 FA8A 82 99 DB $82 ;CTRL-Y DB $99 FA8B FA8C DB $8B 90 $90 $CE ;CTRL-P ;N DB FASD CE DB FASE DB DB C9 $C9 ; I FASF ΑE $AE FA90 вз DB $B3 B5 C7 DB DB $B5 ;** ( ** ;G FA92 FA93 D2 DE $D2 ; W ; M ; V D7 DB $D7 FA95 CD DB $CD FA96 FA97 D6 BD DB $D6 DB $8D RETURN FA98 DB $A0 SPACE FA99 FA9B E002 DFFF ADRTBL DW BASICW-1 DW BASICC-1 USRADR-1 FAGD 03F7 DW FASE FE8C DW SETIN-1 FAA1 FE96 DW SETOU-1 FAA3 FE83 FE7F DW SETNOR-1 Dω SETINV-1 DOT-1 FAA7 F827 DΜ FAA9 FC05 FB3F DW DW COLON-1 FAAB MODE3-1 FAAD FAAF GO-1 TLOAD-1 FECF ₽₩ FEFC DW FAB1 F8B4 DW MTSAVE-1 FAB3 FAB5 FE2B F989 MOVE-1 VERIFY-1 RETURN-1 Ð₩ D₩ FAB7 F832 DW FAB9 FCDE DW SPACE-1 CD C9 C3 D2 CF D3 CF C6 D4 A0 C2 C1 D3 C9 C3 FABB Logo ASC "MICROSOFT BASIC V.T. VERSION 2.2" FABE FAC1 FAC4 FAC7 FACA AO DG AE D4 AE AO FACD ``` ``` FADO D6 C5 D2 D3 C9 CF CE A0 B2 FAD3 00000000000000000 FAD6 FAD9 FADB AE 82 ab ab DB $8D,$8D AB C3 A9 A0 C3 CF D0 D9 D2 FADD ASC "(C) COPYRIGHT V.T. 1984" FAEO FAE3 FAE6 C9 C7 C8 D4 A0 D6 AE D4 AE FAE9 FAEC FAEF FAE2 AO BI B9 B8 B4 FAF4 8D 8D 00 DB $8D,$8D,$00 *, .DEPHASE 0 $1B02 .PHASE $FB02 C FB02 BD C064 PREADI LDA PADDLO, X;3 CYCLES PDLRTS ;2 CYCLES FB05 FB07 10 04 CB 0 BPL ;2 CYCLES ;3 CYCLES FB08 DO F8 BNE PREAD1 C FROA 88 DEY RTS FBOB 60 PDLRTS 000 ; PADDLO, X;3 CYCLES PADDLO, X;3 CYCLES FBOC FBOF BD C064 PREAD2 LDA BD C064 10 F7 LDA x;3 CYCLES ;2 CYCLES ;2 CYCLES ;2 CYCLES ;3 CYCLES ;3 CYCLES FB12 BPL PDLRTS PDLRTS FB14 FB16 FB17 10 F5 BPL C8 INY EA NOP FB18 FB18 85 2A DO FO STA SBAS2L BNE PREAD2 FB1C 88 FBID 60 FBIE #$00 TWOMHZ AO 00 MPREAD LDY FB20 20 0105 ;1 OR 2 MHZ? ;RESET TIMER FB23 FB26 8D C070 PDLRES 10 DA 30 E2 PREAD1 PREAD2 BPL FOR IMHZ FB28 BMI FOR 2MHZ 7 47 FB2A 5 FB2F EΑ VZINIT NOP 000 ; SPACE FILLERS FB30 EΑ NOP FB31 NOP FB32 FB33 EΑ 0 NOP AD 0056 VZSELF LDA ``` ``` FB36 FB39 C SETTXT AD C054 VZPAG1 LDA AD C051 LDA VZTEXT FB3C A9 00 LDA #$00 MSETWN ; ALWAYS FB3E FO OB BEQ 00000000000 ; ; MODE3 FB40 REG2L A5 3E LDA 85 42 A5 3F 85 43 STA REG4L FB42 FB44 LDA REG2H FB46 STA REG4H FB48 60 RTS ; ; DATA10 FB49 $10 FB4A 00 DВ $00 ; SIGNATURE BYTE FB4B 85 22 WNDTOP #0 ;SET FULL SCREEN SIZE ;24*40 OR 24*80 STA FB4D A9 00 LDA FB4F 85 20 A9 18 STA WNDLFT FB51 LDA #24 FB53 85 23 STA WNDETM FB55 EA 20 F812 NOP ;40 OR 80? ;PLACE THE CURSOR AT THE ;BOTTOM LINE FB56 JSR SETWTH FB59 A9 17 LDA #23 85 25 20 FC22 FB5B STA CVERT ERSD 321. MYTAB FB60 RTS C; C; C PRESP: C LOOP! C FB61 PRESP3 LDY PSVECT-1,Y FB63 FB66 B9 FBD2 99 03EF LDA STA BRKVER-1, Y FB69 88 DEY DO F7 4C FB6F FB6A BNE L00P1 FB6C JMP SRESTV ; ; SRESTV 00000 FB6F AD OSFS LDA RESTVR+1 49 A5 8D 03F4 FB72 EOR #$05 FB74 STA RESTVR+2 FB77 000 ; ; TEXT40 FB78 A9 04 C LDA #$04 ; ENABLE 40 COLUMN TEXT FB7A 20 FB8A JSR BEAUTI FB7D 20 0040 BIT VZTX40 FB80 60 RTS 00000 ; ENABLE 80 COLUMN TEXT FBB1 A9 10 TEXTBO LDA #$10 FB83 20 FB8A JSR BEAUTI FB86 2C C04F 0 BIT VZTXBO FB89 С; ``` ``` STA TXTMOD 8D 057B FBBA ; CHANGE DURING VERTICAL ; RETRACE PERIOD 20 0103 BIT VERTSC FBBD 30 FB 20 CO56 FB90 TIME T *-3 BIT VZSELF FB92 FB95 20 0051 VZTEXT RTS FB98 60 FBHOME 20 FC58 JSR FB99 ;USE X AS COUNTER AND POINTER #0 L0G0, X FB90 A2 00 LDX FB9E BD FABB LDA BEQ TITRTS ;END? FBAI FO 06 DISPLAY OUR LOGO FBA3 20 FDED JSR MCOUT FBA6 €8 INX ;ALWAYS DO F5 TITLE1 FBA7 C TITRTS C; C; CINFKEY C CINFKE1 FBA9 RTS GET FUNCTION KEY BUFFER FRAMOI 20 FBC7 A2 18 JSR FBAA LDX #24 FEAD #$AO ;FILL WITH SPACES KEYFLG, X; REMEMBER X=24? LDA FBAF A9 A0 FBB1 9D 4800 C DEX CA FBB4 ;ALSO DEACTIVATE FUNCTION INFKE1 FBB5 10 FA .... BPL ;KEY ;0.K., FINISHED! FRAMOD FBB7 4C FBCD JMP .DEPHASE ORG $1BC1 000000 .PHASE $FBC1 20 FDE6 JSR CBOOIN FBC1 ADRCAL JMP FBC4 4C CB41 C ; C ;FRAMOI AND FRAMOO SHOULD BE CALLED WHEN YOU ; ARE OUTSIDE CB YOU CAN SIMPLY CALL RAMOIN AND RAMODU C ;WHEN IN C8, FRAMOI JSR CBOOIN 20 FDE6 FBC7 FBCA 40 CCOD С JMF RAMOIN 00000 C800IN RAMODU FBCD 20 FDE6 FRAMOD JSR FBDO 4C CC17 JMC 000 PSVECT BREAK1 Dω FBD3 EA65 มผ BASICC FBD5 E000 00000 , 2 FBD7 DS ``` ``` FBD9 C9 87 CMP ; CTRL.-G #$87 FBDB DO FO BNE FRAMOD FRDD EΑ NOP FEDE EA NOP FBDF FBEO NOP NOP NOP EA FBE1 EΑ FBE2 FBE3 EA EA NOP ; FILL SPACE NOP JSR FBE4 20 FDE6 C800IN FBE7 4C CA2E BELL FBEA 20 FDE6 JSR JMP CBOOIN FBED 40 CA18 STORAD FBFO 20 FBEA JSR ENTRY1 FBF3 60 RTS FBF4 20 FDE6 4C CA20 JSR JMP CBOOIN FBF7 ADVANC A0 03 B9 FC16 20 FC2A 88 10 F7 FBFA LDY ;TURN SOUND GEN. OFF FBFC FBFF LDA JSR DEAF, Y AUDOUT FC02 DEY FC03 BPL. SOUND1 FC05 RTS A9 99 85 31 4C F828 FC06 LDA #$99 FC08 STA JMP STOFLG FCOA ;REGISTER 1=2 TOG FCOD DS 3 FC10 FC13 20 FDE6 4C CA54 JSR CBOOIN JMP BS ; ; ;DATA USED TO TURN THE SOUND CHANNELS OFF DEAR DB $9F,$BF,$DF,$FF 9F BF DF FF FC16 FC19 00000 ; FC1A 20 FDE6 JSR C8001N FC1D 4C CASE JMP UP , , FC20 DS 2 ``` | | | c ; | | | | |--------------|--------------------|-----------------|------------|---------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | FC22 | A5 25 | C MVTAB | LDA | CVERT | | | FC24 | 20 FDE6 | C | JSR | CBOOIN | | | FC27 | 4C CB41 | C | JMP | ADRCAL | | | | | C ; | | | | | FC2A | 8D C068 | C ;<br>C AUDOUT | STA | SONGEN | SEND DATA TO SOUND GEN. | | FC2D | 20 0102 | С | BIT | HORZSC | WAIT FOR 1 HORIZONTAL | | FCSO | 30 FB | C | BMI | *-3 | SYNC. PERIOD | | FC32 | 20 0102 | C | BIT | HORZSC | | | FC35 | 10 FB | C | BPL | *-3 | | | FC37 | 60 | С | RTS | | | | | | <u>c</u> ; | | | | | FC38 | A0 24 | C ;<br>C FNDSTB | LDY | #36 | :READ THE SYNC PERIOD | | FC3A | 20 F <b>968</b> | C | JSR | RT1BIT | TREAD THE STAC PERIOD | | FC3D | BO F9 | Č | BCS | FNDSTB | | | FC3F | 60 | Č | RTS | | | | | | c; | | | | | | | c; | | | * | | FC40 | | C | DS | 2 | | | | | C ; | | | | | | | С;<br>С | | | | | FC42 | 20 FDE6 | c | JSR | CBOOIN | | | FC45 | 4C CA7F | c | JMP | CLREOP | | | | | C ; | | | | | | | c; | | | | | FC48 | 20 FDE6 | C ENTRY2 | JSR | CBOOIN | | | FC4B | 4C CAA4 | c | JMF | CRLF | | | | | C; | | | | | FC4E | 20 FDF0 | C ;<br>C MOUTS1 | JSR | MCOUT 1 | FOR PRINTER DRIVER | | FC51 | 8D OFFF | C | STA | ROMCLR | grader rather than a section rather | | FC54 | 8D C100 | C | STA | \$C100 | ENABLE PRINTER DRIVER | | FC57 | 60 | C | RTS | | | | | | C; | | | | | | سو سنو پس سر سر س | C; | ****** | DOGGEN | | | FC58<br>FC5B | 20 FDE6<br>4C CA76 | C F8HOME<br>C | JSR<br>JMP | C800IN<br>CLSCRN | HOME OF BASIC | | FUJE | WC CMID | C | O Me. | CESCIM | :=CLEAR SCREEN OF PASCAL | | | | Č; | | | y that the face of | | | | Ĉ; | | | | | FC5E | | C | DS | 4 | ;FILL SPACE | | | | C ; | | | | | | | C ; | 700 | 2011 L. 1984 1995 5 4 Ja. | | | FC62<br>FC65 | 20 FC48<br>60 | C | JSR<br>RTS | ENTRY2 | | | 1.003 | D.V | C ; | 1110 | | | | | | č; | | | | | FC66 | 20 FDE6 | č, | JSR | CBOOIN | | | FC69 | 4C CAA7 | C | JMP | LF | | | | | C; | | | | | 5555 | | C ; | 6116 | | . MADE: NATED OF THE D | | FC6C | 48 | C MWAITI | PHA<br>ADC | #1 | ;SAVE MAJOR TIMER<br>:MINOR TIMER | | FC6D | 69 01 | C MWAIT2 | MING | 44.7 | SHITHOUX LINEAL | | FC6F<br>FC71<br>FC72<br>FC74<br>FC76<br>FC77<br>FC79<br>FC7A<br>FC7C | DO FC<br>68<br>69 00<br>DO F6<br>60<br>49 FF<br>18<br>69 01<br>40 FC6C | C<br>C<br>C<br>C<br>MWAIT<br>C<br>C<br>C | BNE<br>PLA<br>ADC<br>BNE<br>RTS<br>EOR<br>CLC<br>ADC<br>JMP | #O<br>MWAIT1<br>##FF<br>#1<br>MWAIT1 | ;CARRY=O FOR NON-EQUAL<br>;GET BACK MAJOR TIMER<br>;N.B. CARRY=1 NOW<br>;CARRY=O FOR NON-EQUAL<br>;ALL FINISHED!<br>;FORM 2'S COMPLEMENT | |----------------------------------------------------------------------|------------------------------------------------------------------------|------------------------------------------|-------------------------------------------------------------|---------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------| | FC7F<br>FC81<br>FC83<br>FC85<br>FC87 | E6 42<br>D0 02<br>E6 43<br>A5 3D<br>C5 3F | C ; C INCRE1 C C INCRE2 C | INC<br>BNE<br>INC<br>LDA<br>CMP | REG4L<br>*+4<br>REG4H<br>REG1H<br>REG2H | ;INCREMENT REG4L, 43 ;COMPARE REG1L, 3D WITH ;REG2L, 3F | | FC89<br>FC8B<br>FC8D<br>FC8F<br>FC91 | 90 06<br>D0 04<br>A5 3C<br>C5 3E<br>E6 3C | C<br>C<br>C<br>C<br>C INCRE3 | BLT<br>BNE<br>LDA<br>CMF<br>INC | INCRES<br>INCRES<br>REG1L<br>REG2L<br>REG1L | ;CARRY HAS MEANING NOW | | FC93<br>FC95<br>FC97<br>FC98 | DO 02<br>E6 3D<br>60 | 0000;;; | BNE<br>INC<br>RTS<br>DS | *+4<br>REG1H | ;INCREMENT REGIL, 3D | | 7 030 | | 0 ;<br>0 ; | ນສ | 4 | | | FCGC | A4 24 | c ' | LDY | CHORZ | | | FC9E | 20 FDE6 | C | JSR | CBOOIN | | | FCA1 | 4C CA99 | C<br>C;<br>C; | JMP | CLEOLZ | | | FCA4 | | c ;<br>c ;<br>c ; | DS | 4 | | | FCAB | 4C FC77 | 6 ;<br>C ;<br>C ; | JMF | MWAIT | | | FCAB | | 6;<br>6;<br>0; | DS | 9 | | | FCB4 | E6 42 | c ´ | INC | REG4L | | | FCB6 | DO 02 | C | BNE | *+4 | | | FCBS | E6 43 | С | INC | REG4H | | | FCBA | 40 FC85 | C | JMP | INCRE2 | | | | | ē; | • • • | 21401112 | | | | | c; | | | | | FCBD | A1 C2 D2 | C BRKMES | ASC | "!BREAK | AT &" | | FCCO | C5 C1 CB | C | | | ··· + | | FCC3 | AO C1 D4 | Č | | | | | FCC6 | A0 A4 | ē | | | | | | | ċ; | | | | | | | c; | | | | | FCC8 | 60 | c ´ | RTS | | | | | | | | | | ``` 0;;H0000 ; BYPASS SOME OF THE HEADER FCC9 38 HDELAY SEC ;ABOUT 3 SECONDS ;REFERENCE CLOCK FCCA A9 B4 LDA #180 20 0103 30 FB VERTSC *-3 FCCC FCCF HDELA1 BIT BMI 20 0103 10 FB E9 01 FCD1 00000 BIT VERTSC BPL *-3 FCD4 FCD6 SEC FCD8 FCDA DO F2 A9 FF HDELA1 RNE LDA #$FF ; PREPARE CHECK-SUM FCDC 85 2E STA CHKSUM 00000 FCDE 60 RTS A5 31 C9 99 STOFLG STORE OR EXAMINE? FCDF SPACE LDA ##99 EXAMIN FCE1 CMF FCE3 DO 09 BNE #0 ;STORE LDY FCE7 A5 3E LDA REG2L 91 3C 4C FC85 (REG1L).Y FCE9 STA JMF INCRE2 ;UPDATA POINTER FCEE 4C FE4B JMP MEMXM RESTVR+1 AD O3F3 C9 E0 C DEBUG1 FCF 1 LDA FCF4 CMP #$E0 DO 08 AD 03F2 NONRST RESTVR FCF6 0 BNE LDA FCEA FCFB E0 00 c BNE NONRST 4C D608 C NONRST FCFD FD00 TMP NODRIV (RESTVR) JMF 6C 03F2 ; С c .DEPHASE C ORG $1 DOC . PHASE $FDOC C ; C MRDKEY C 20 FDE6 20 CBA0 FDOC JSR CBOOIN FDOF JSR ENCUR FD12 AD OFF 000 LDA TEMPA (INSWL) FD15 60 0038 JMP ; C FD18 DS 3 ; ; MINKEY С 20 FDE6 JSR CBOOIN FD1B 84 35 20 C84D 20 CBDF ;SAVE REGISTER Y ;USE PASCAL READ KEY ROUTINE ;ON EXIT DO THIS 000 FD1E STY SAVEY JSR FD20 FD23 KEYIN JSR DECUR FD26 A4 35 LDY SAVEY RECOVER Y 00000 FD28 60 RTS FD29 DS 3 ;FILL SPACE ``` ``` C ; ;ESC WHAT? ;FOR NON-KEYBOARD INPUT CASE FD2C 20 FDOD C MESC JSR MRDKEY FD2F FD32 c. CBOOIN 20 FDE6 JSR JSR 20 CBF6 0000 , MRDCHR FD35 JSR MRDKEY 20 FDOC FD38 ;ESC ? C9 9B 00000 CMP #$98 BEQ MESC FO FO FD3C C9 FF CMP #$FF ; BREAK? FD3E DO 02 BNE *+4 A9 83 ; YES, REPLACE WITH CTRL-C LDA #$83 FD40 FD42 C C ; CHECK DISK CONTROLLER $0607 CHKDIS LDA F043 AD C607 c FD46 09 30 CMP #$3C 0 FD48 DO OA BNE CHKDI1 ; IF NO, RETURN LDA FD4A AD 0603 $0603 FD4D DO 05 BNE CHKDI1 FD4F 68 C PLA ; IF THERE IS, BOOT DISK PLA FD50 68 FD51 4C C600 JMP $0600 FD54 AD 0507 09 30 С С CHKDII LDA $C507 FD57 CMP #$3C FD59 DO OA BNE CHKDRT 00000 FD5B AD 0503 L.DA $C503 FD5E DO 05 BNE CHKDRT FD60 68 PLA PLA FD61 68 FD62 4C 0500 $C500 C CHKDRT FD65 60 RTS , C FD66 60 RTS C C 20 FEC5 MGETLZ CROUT FD67 JSR A5 33 20 FDED FD6A LDA PROMPT ;DISPLAY PROMPT SIGN C MCDUT EDSC JSR ;SET UP CHARACTER COUNTER;READ A CHARACTER;CTRL-X?;IF YES, CANCEL THE LINE A2 00 L.DX #0 FD6F 20 FD35 C9 98 FD71 C GETLN1 JSR MRDCHR CME #$98 FD74 000000 FD76 BEQ CANCEL TAB? FD78 C9 89 CMP #$89 *+5 BNE FD78 DO 03 4C F9CA C9 95 JMP CMP FD7C TAB ;YES #$95 RIGHT ARROW? FD7F FD81 DO 05 C BNE NRIGHT ; IF YES, PICK UP THE ; CHARACTER UNDER CURSOR POS. FD83 AD OFF C LDA TEMPA FD86 09 80 С ORA #$80 ;ENSURE MSB=1 C NRIGHT FD88 9D 0200 STA KEYBUF, X ; FD8B 4C FD91 JMP *+6 ``` ``` FDSE 4C FEC5 000 JMP CROUT ; FD91 C9 88 CMP 88## ;LEFT ARROW? DO 06 C BNE NOLEFT ED95 CA DEX ;YES, BACK SPACE ED96 CA FD97 EO FE С CPX #$FE ; BACK TOO MUCH? FD99 FD98 FO CC C BEO MGETLZ C NOLEFT CMP #$BD ; CARRIAGE RETURN? FD9D DO OB NOTOR BNE FD9F FDA2 20 FDE6 48 C JSR C800IN C PHA ; IF YES, CLEAR TO END OF FDA3 20 CA97 CUREOU :LINE JSR FDAS 68 C FDA7 4C FDED C JMD MCOUT ;END OF GET-LINE! ;RECALL CHARACTER ON SCREEN FDAA FDAD 20 FDED C NOTCR JSR MCOUT E8 INX NEXT CHARACTER 0000 FDAE FDBO E0 F9 CFX #249 ;EAT TOO MUCH? 90 BF BLT GETLN1 FDB2 20 FF3A JSR MBELL ; TAKE CARE OF HEALTH . FDB5 EO FF C #255 FDB7 DO BB BNE GETLN1 FDB9 A9 AF CANCEL. ; DANGER LDA #"/" FDBB 20 FDED C JSR MCOUT STOP IMMEDIATELY FDBE 4C FD67 JMF MGETLZ C C FDC1 85 4E PRBYTE STA ;SAVE A FIRST RNDNOL FDC3 0 48 LSR 48 LSR FDC5 48 LSR FDC6 48 LSR 000 FDC7 20 FEB9 PRNHEX JSR ;PRINT HIGH NIBBLE FDCA A5 4E LDA RNDNOL ; RESUME A FDCC 29 OF AND 00000 #$OF FDCE 4C FEB9 PRNHEX ;PRINT LOW NIBBLE . DEPHASE C ORG $1DDA .PHASE #FDDA 0 ; FDDA 4C FDC1 .TMD PRBYTE ē ; 0 FDDD DS. ε Ĉ FDE3 4C FEB9 JMP PRNHEX ROUTINE 'CBOOIN' MUST BE CALLED FIRST BEFORE ANY ; ROUTINE IN C8 IS CALLED 000 FDE6 8D OFFF ROMCLR ; WE WANT "SLOT 3"'S C8 CBOOIN STA FDE9 8D 0300 $€300 FDEC 60 RTS ``` ``` C ; C ; C MCOUT C MCOUT FDED 60 0036 JMP (OUTSWL) ;EVERYTHING IS IN CS ;SAVE CHARACTER FIRST ;SAVE Y ;GET N FLAG ;FOR CHARACTERS WITH MSB=0 FDFO 20 FDE6 MCOUT1 JSR CSOOIN FDF3 C 48 PHA FDF4 84 E STY SAVEY FDF6 29 FF 10 06 AND ##FF 00000 BPL. MCOUTS FDFA C9 A0 CMP #$A0 ; CONTROL CHARACTER? FOFC 90 08 BI T MCOUT2 FDFE 25 32 AND INVFLG : NO FEOO 20 CA18 C MCOUTS JSR STORAD ;IT IS A DISPLAYABLE CHAR. FEO3 4C FE14 C JMP MCDUT3 FE06 29 7F С MCOUT2 AND #$7F ; DO THIS FOR CONTROL CHAR. C9 OD FE08 С #$0D : CARRIAGE RETURN? CME FEOA DO 05 BNE. MCOUT4 FEOC FEOF 20 CA01 A9 OA C JSR VIDOUI LDA ; YES, ADD A LINE-FEED #$0A FE11 20 CA01 C MCOUT4 JSR VIDOU1 ; NOW, RESUME CHARACTER FE14 68 C MCOUTS PLA FE15 A4 35 LDY SAVEY 60 C RTS ; C A2 10 0A FE18 C WRBYTE LDX #16 ;2 * 8 = 16 FE1A WBYTE1 ASL 000 FE1B 20 F90D JSR WRTBIT FE1E DO FA BNE WEYTE FE20 60 RTS FE21 DS 11 BEFORE ENTERING, PLEASE SET Y=0 FE2C FE2E B1 30 91 42 (REG1L), Y (REG4L), Y LDA STA FE33 20 FC7F 90 F7 JSR INCRE1 000 ;FINISHED YET? BLT MOVE FE35 RTS 000 FE36 4C F98A JMP VERIFY C FE39 A9 FD 0000 SCREEN LDA #> MCOUT1 AO FO FE3B LDY # (MCGUT1 FEID 85 37 STA OUTSWH FESF 84 36 STY OUTSWL C STY C RTS C; C; C KEDERD LDA FE41 60 FE42 A9 FD #>MINKEY ``` ``` FE44 A0 1B C L.DY # (MINKEY FE46 85 39 C STA INSWH FE48 84 38 00000 STY INSWL FE4A 60 KBDRTS RTS ; ;PRINT THE ADDRESS AND ITS CONTENTS FE4B ;CHECK LAST KEY ;DO NOTHING IF THE FIRST A6 34 00000 MEMXM LDX SAVEX FE4D FO FB BEQ KBDRTS KEY IS A SPACE FEAF CA DEX FE50 BD 0200 LDA KEYBUF, X 49 BO FE53 000000 EDR #$EO ; A HEXADECIMAL DIGIT ? FE55 CMP #$0A FE57 BLT ; IF YES, EXAMINE MEMORY MEMXM1 ;CONTENTS FE59 69 88 ADC #$88 FE5B FE5D C9 FA CMP ##FA 90 EB ; IF NO, EXIT C BLT KBDRTS MEMXM1 LDA REG2H FE61 20 FDC1 JSR PRBYTE 0000000000000000 A5 3E FE64 LDA REG2L FE66 20 FDC1 JSR PRBYTE #"=" MCOUT FE69 A9 BD LDA FE6B FDED 20 JSR A9 A0 20 FDED #" " MCOUT FE6E LDA FE70 JSR FE73 A0 00 LDY #0 FE75 B1 3E 20 FDC1 LDA JSR (REG2L), Y PRBYTE FE7A 4C FECS JMF CROUT ;FOLLOWS WITH A RETURN ; FE7D DS 3 ;FILL SPACE FEBO ;TURN ON INVERSE MODE ;FILL SPACE ;$2C='BIT' A9 3F C SETINY LDA #$3F FE82 EΑ 0 NOP FE83 20 $2C DB A9 FF C SETNOR FE84 LDA #$FF NORMAL VIDEO MODE FE86 85 32 INVFLG STA FE88 000000 ; ; SETCIN FE89 A9 00 85 3E LDA FESB STA JMP REG2L INPUT INPOT FEBD 4C FEA6 SETIN C FE'90 60 60 RTS RTS FE91 000 FE92 A9 00 A5 3E A5 3E C SETCOU C OUTPOT C SETOU FE93 LDA #$00 FE95 STA REG 2L FE97 LDA REG2L FO 9E 29 07 BEQ AND FE99 C SCREEN FE3B #$07 ``` ``` FE9D 09 00 ORA #$CO FE9F 85 37 STA OUTSWH FEA1 A0 00 L.DY #$00 FEA3 84 36 STY DUTSWL FEA5 RTS ; INPUT FEA6 A5 3E LDA REG2L F0 98 29 07 09 C0 FEA8 BEQ KBDBRD FEAA #$07 #$80 AND FEAC DRA 85 39 A0 00 84 38 FEAE FEBO STA INSWH LDY STY #$00 INSWL FEB2 FFB4 RTS RTS 60 FEB5 60 FEB6 4C FEDO JMF GO ; ; ; PRNHEX FEB9 90 03 C9 0A CMP BLT #10 PRNHE1 FEBB ;0 TO 9? FEBD FEBE 18 69 07 CLC ADC ;FOR A TO F ;FROM NO. TO CHAR. ;PRINT IT! #7 69 BO 4C FDED FECO PRNHE1 ADC #$B0 FEC2 JMP MCOUT ; ; ; CROUT FEC5 A9 BD LDA #$8D FEC7 4C FDED JMP MCOUT ; FECA DS 3 ;FILL SPACE ; FECD 4C F885 JMP MTSAVE 20 FF3F A5 3E 85 3A A5 3F FEDO GETBRG REG2L RESUME REGISTER CONTENTS DESINATION JSR FED3 LDA FED5 STA FED7 REG2H PCH LDA FED9 85 3B STA FEDB 6C 003A JMP (PCL) ;FLY! FEDE 8A TXA PHA ; SAVE X FEDF 48 #O ; THEN USE X AS COUNTER ERRORM, X; PRINT 'ERROR' FEE0 FEE2 A2 00 BD F883 LDX ERROR1 LDA FEE5 20 FDED MCOUT 00000 JSR FEE8 E8 E0 06 INX #6 FEED Do F5 BNE ERRORI 68 PLA ``` ``` FEEE C C AA TAX FEEF 40 FESA JMP MBELL ; FOLLOWS WITH A BEEP 5 C , DEPHASE C ORG $1EFD .PHASE $FEFD ; TLOAD FEFD 20 F965 JSR READPS ;FIND LEADING SIGNAL FFOO 20 ECC9 ;BY PASS THE HEADER ;FIND SIGNAL AGAIN ;FIND STARTING BIT C JSR JSR HDELAY READPS FF03 20 F965 FF06 20 FC38 JSR FNDSTB 000 FF09 20 F968 JSR RTIBIT FFOC AO 33 #57 RTABIT ; READ FIRST BYTE IN LDY 20 F956 TLOAD1 JSR FF11 81 30 (REGIL, X) CHKSUM ; STA FF13 FF15 ;UPDATE CHECK-SUM 45 2E EOR 85 2E 20 FC85 CHKSUM INCRE2 STA JSR FF17 FF1A ;END OF TAPE READ? A0 33 90 F0 LDY #5t FOR THE REST BYTES FF1C ;NO, CONTINUE :READ THE LAST BYTE IN ;THIS SHOULD BE THE CHECK- TLOADI BLT FF1E FF21 20 F956 RTABIT C5 2E OME CHKSUM :SUM FF23 FF25 FO 15 BEO MBELL ;YES, CONGRATULATION! BNE ERROR FF27 DS 6 7 7 FF2D 40 FEDE JMP ERROR C FF30 DS. 10 C ; C ; C MBELL FF3A A9 87 LDA ##87 ;CTRL-G FF3C 4C FDED MCOUT JIMP ; ; GETBRG C 0 FF3F A6 46 LDX REGX FF41 FF43 Č A4 47 LDY REGY A5 48 LDA STATUS FF45 PHA FF46 A5 45 0 LDA ACC FF48 28 PLP FF49 RTS FF4A 86 46 SAVE STX REGX ; SAVE ALL REGISTERS FF4C FF4E FF50 84 47 STY REGY ACC 85 45 C STA 08 FHE C FF51 68 FLA FF52 85 48 STATUS ``` ``` FF54 BA TSX FF55 86 49 STX STACKE 000 FF57 Dв CLD FF58 60 RIS 000 FF59 40 FF65 JMP MON ; C FFSC DS 3 ;FILL SPACE FF65 20 FF3A C MON TSR. MBELL ;BEEP! ;FILL SPACE FF68 FF69 EΑ NOP A9 AA 85 33 C MON1 LDA KERNEL PROMPT SIGN FF6B STA PROMPT 20 FD67 A2 00 FF6D FF70 GET A LINE; CLEAR REGISTER FIRST C JSR MGETLZ LDX #0 FF72 DEX 20 FFA7 EE73 C MON2 JSR GETNUM GET A NO. INTO REG2 FF76 20 FF8F GET A NON-NUMBER; IS IT A COMMAND? JSR SEARCH ;NO, INFORM THE USER ;STORE X FIRST ;SUBROUTINES LIKE THIS ;SPACE OR RETURN? ;IF YES, SKIP FF79 90 FA BCC MON 0000 FF7B FF7D FF7F 86 34 SAVEX A2 00 C0 10 LDX #$00 CPY #16 FF81 BO 04 C BGE READY FF83 A9 00 85 31 #$00 STOFL6 C C LDA FOR OTHERS, CLEAR FLAG FF85 STA FF87 20 FFD6 000 READY JSR GOSUB ;60TO THE ROUTINE FF8A A6 34 LDX SAVEX ; RESUME X FF80 40 FF73 MON2 000 FESE A0 11 SEARCH LDY #ADRIBL-COMITAL ; SET UP POINTER FF9: D9 FA87 C SEARC1 CMP BNE COMTBL-1, Y SEARC2 FF94 DO 01 FF96 60 C RTS FF97 ;UPDATE POINTER ;END OF TABLE? ;SET UP CARRY YLAG 88 C SEARC2 DEY FF98 FF9A DO F7 BNE SEARC1 CLC 1.8 C FF9B 60 000 ; . DEPHASE C ORG $1FA7 .PHASE $FFA7 FFA7 C GETNUM A9 00 LDA 神事()() FFA9 85 3E STA REG2L FFAB C 85 3F STA RE62H FFAD E8 GETNU1 ; UPDATE POINTER INX FFAE BD 0200 LDA KEYBUF, X; GET CHARACTER FFB1 C 09 30 CMP #$BO ;IS IT A HEX NO. ? FFBS 90 20 BLT NONNUM FFB5 FFB7 09 07 80 10 0 CMP ##C7 BGE NONNUM ``` ``` FFB9 C9 BA OMP #$88 C HEXNUM 90 06 E9 07 C9 BA FFBB BLT HEXNUM FFBD FFBF #7 #$BA SBC ; A SHOULD FOLLOW 9 OME FFC1 90-12 BLT NONNUM ; BE CAREFUL! ; NOW BECOMES 3 ; SET UP COUNTER ;TICK OUT THE HIGH BITS ;SHIFT THIS NUMBER INTO ;REGISTER 2 FFC3 A0 04 LDY FFC5 49 BO EOR #$BO 000000 OA ASL FFC8 óА ASL FFC9 OA OA ASL ASL FFCB OA NUMSHE ASL FFCC FFCE 26 3E 26 3F REG2L REG2H ROL. ROL FFDO 88 DEY ;SHIFT FINISHED? DO F8 FO D8 ;NO, CONTINUE ;YES, GO FOR THE NEXT ;DIGIT FFD1 FFD3 NUMBER BNE BEQ GETNU1 FFD5 60 RTS FFD6 88 DEY ; MODIFY POINTER FFD7 FFD8 98 TYA ASL OΑ FFD9 FFDA AB TAY B9 FA9A ADRTBL+1, Y GET ROUTINE ADDRESS LDA FFDD 48 РНА FFDE FFE1 FA99 ВЭ LDA ADRTBL, Y 48 PHA FFE2 A0 00 LDY #0 GOTO THE ROUTINE FFE4 60 RTS .DEPHASE ORG $1FFA .PHASE $FFFA ;; INTERRUPT VECTERS FFFA 03FB NMIADR FFFC DW RESET FA62 FFFE FA40 DW IROBRK END ``` #### Macros | | _ | | | | | |----------|----------|--------|--------|------|---------| | Symbols: | | | | | | | 0045 | ACC | CB97 | ADDY40 | CB41 | ADRCAL | | 0989 | ADRESL | FA99 | ADRIBL | CA20 | ADVANC | | D581 | ASSIGN | FC2A | AUDOUT | E000 | BASICC | | E003 | BASICW | 0038 | BASINP | CC5A | BASOU1 | | CC68 | BASOUS | CC65 | BASOUZ | 0038 | BASOUT | | FB8A | BEAUTI | CA2E | BELL | CA33 | BELL 1 | | CA35 | BELL2 | COOB | BKDROP | CO18 | BKGRND | | FA4C | BREAK | FA65 | BREAK1 | FA6A | BREAK2 | | FORD | BRKMES | O3FO | BRKVER | CA54 | 88 | | 0678 | BYTE | FDE6 | C800IN | FDB9 | CANCEL | | FD54 | CHKDI1 - | FD43 | CHKDIS | FD65 | CHKDRT | | 002E | CHKSUM | D5B3 | CHOICE | CC4D | CHOK | | 0024 | CHORZ | CB54 | CHRDIS | CB6A | CHRDS1 | | 047B | CHWHO | DSA4 | CLEAR | CA9B | CLEOL2 | | CA99 | CLEOLZ | CASS | CLEOP1 | CA97 | CLREOL | | CA7F | CLREOP | CA76 | CLSCRN | FC06 | COLON | | C836 | COMPAT | FA88 | COMTBL | CA29 | CR | | CAA4 | CRLF | FEC5 | CROUT | CC72 | CURECH | | 0025 | CVERT | CC44 | CVDK | O7FB | CVWHO | | F831 | DATA07 | FB49 | DATA10 | FC16 | DEAF | | FCF 1 | DEBUG1 | CBDF | DECUR | D578 | DELAY | | D57A | DELAY1 | CC75 \ | DONE | CC85 | DONRTS | | F828 | DOT | CBAO | ENCUR | CBB2 | ENCUR1 | | CBC2 | ENCUR3 | 0309 | ENTER | FBEA | ENTRY1 | | FC48 | ENTRY2 | FEDE | ERROR | FEE2 | ERROR1 | | F883 | ERRORM | CSSA | ESCHK | C88E | ESCHK1 | | C89E | ESCHK2 | C89B | ESCKRT | C984 | ESCTB1 | | C97C | ESCTBL | CCSD | ESCWHO | CBF6 | ESCX | | CBFE | ESCX1 | CREC | ESCX2 | CCOC | ESCXRT | | FCEE | EXAMIN | FC58 | F8HOME | 0027 | FKEYPH | | 0026 | FKEYPL | Cade | FKFND1 | CBDA | FKFND2 | | CSEO | FKFND3 | C8E6 | FKFND4 | C8F6 | FKFND5 | | FC38 | FNDSTB | FBC7 | FRAMOI | FECD | FRAMOD | | DSFC | FSTIME | FF3F | GETBRG | FD71 | GETLN1 | | FFAD | GETNU1 | FFA7 | GETNUM | FEDO | 60 | | FFD6 | GOSUB | C9F4 | GOTOX | CA4B | GOTOXY | | 0909 | GOXY | C9CF | GOXY1 | FCCC | HDELA1 | | FCC9 | HDELAY | FFC3 | HEXNUM | CAGE | HOME | | C1C2 | HORZSC | F1BD | HRSEXT | C36E | ICHRD15 | | C377 | IENCUR | FC7F | INCRE1 | FC85 | INCRE2 | | FC91 | INCRES | 0305 | INENT | FBB1 | INFKEI | | FBAA | INFKEY | C34D | INMED | FE8B | INPOT | | FEA6 | INPUT | 0039 | INSWH | 0038 | INSWL | | 0032 | INVFLG | 0030 | 10 | CSOF | IORTS | | FA40 | IROBRK | 03FE | IRQVER | FE42 | KBDBRD | | FE4A | KBDRTS | C000 | KEYBRD | C910 | KEYBRT | | 0200 | KEYBUF | 4800 | KEYFLG | C870 | KEYHAB | | C84D | KEYIN | CAFE | KEYINB | C860 | KEYINH | | C010 | KEYSTR | 002F | LASTBI | FSFO | LEADER | | F88E | LENGTH | CAA7 | LF | FABB | LOGO | | FB63 | LOOP1 | F890 | LOWNIB | FF3A | MBELL | | FDED | MCOUT | FDFO | MCOUT1 | FE06 | MCOUT2 | | | | | | | | | FE14 | MCOUTS | FE11 | MCOUT4 | FEOO | MCOUT5 | |---------|----------------|--------------|-------------|--------------|------------------| | FE4B | MEMXM | FE5F | MEMXM1 | FD2C | MESC | | FD6A | MGETLN | FD67 | MGETLZ | FD1B | MINKEY | | FB40 | MODES | FF65 | MON | FF69 | MON1 | | FF73 | MON2 | FC4E | MOUTSI | FE2C | MOVE | | FB1E | MEREAD | FD35 | MRDCHR | FDOC | MRDKEY | | FB4B | MSETWN | FB5B | MTABV | F885 | MTSAVE | | 0028 | MUSTRi | FC22 | MVTAB - | FC77 | MWAIT | | F060 | MWAIT1 | FC6D | MWAIT2 | CC86 | NEWESC | | O3FB | NMIADR | D608 | NODRIV | FD9B | NOLEFT | | FFD5 | NONNUM | FDOO | NONRST | CCB4 | NOPICK | | F230 | NORMAL | FDAA | NOTER | CCAB | NOTORW | | FD88 | NRIGHT | FFCB | NUMSHF | F8A5 | ODD | | F891 | ODDEVN | F921 | DDELAY | 002F | OPCODE. | | F889 | OPERR | C307 | OUTENT | C34A | OUTMED | | FE95 | DUTPOT | 0037 | DUTSWH | 0036 | OUTSWL | | FBD3 | PSVECT | C064 | PADDLO | 0005 | PBANKI | | 0006 | PBANK2 | 0007 | PBANKS | 0003 | PBANK4 | | 003B | PCH | 003A | PCL | C070 | PDLRES | | FBOB | PDLRTS | C878 | POLKED | C886 | POLRES | | C9F1 | POORX | CSEA | POORY | 077B | POWER | | FDC1 | PRBYTE | FB02 | PREAD1 | FBOC | PREAD2 | | FB61 | PRESP3 | F941 | PRNAX | FECO | PRNHE1 | | FERS | PRNHEX | F94E | PRNSP1 | F948 | PRNSPC | | F944 | PRNX | F940 | PRNYX | 0033 | PROMPT | | 0906 | PSCORT | CCOD | RAMOIN | CC2A | RAMOD1 | | CC17 | RAMOGU | F959 | RDBYT2 | CCC1 | RDKWHO | | F965 | READPS | FF87 | READY | 003D | REG1H | | 003C | REG1L | 003F | REG2H | 003E | REG2L | | 0043 | REG4H | 0042 | REG4L | 0046 | REGX | | 0047 | REGY | F229 | RENEW | FA62 | | | D571 | RESETO | D5CE | RESET1 | | RESET | | F83D | RETRIS | F833 | RETURN | 03F2 | RESTVR | | 004E | RNDNOL | C310 | ROAD | 004F | RNDNOH | | F968 | RTIBIT | F956 | RTSBIT | CFFF | ROMCLR | | F987 | RTBIT2 | FF4A | SAVE | F979 | RTBIT1 | | 0034 | SAVEX | 0035 | SAVEY | 0778<br>C07C | SAVE1 | | E07D | SBANK2 | D07E | SBANKS | | SBANK1 | | 002B | SBAS2H | 002A | SBAS2L | C07F | SBANK4 | | 0028 | SBASL | FE39 | SCREEN | 0029<br>CAC1 | SBASH | | CACA | SCROL1 | CAE7 | SCROL2 | CAF2 | SCROLO | | CBOA | SCROL4 | CB16 | SCROL5 | CB31 | SCROL3 | | CAB4 | SCROLL | FF91 | SEARC1 | FF97 | SCROL6<br>SEARC2 | | FF8F | SEARCH | FE89 | SETCIN | FE93 | SETCOU | | FEBD | SETIN | FEBO | SETINV | FE84 | | | FE97 | SETOU | DSCB | SETT40 | | SETNOR | | C801 | SETUP | F821 | SETW40 | FB39 | SETTXT | | C822 | SETWND | F812 | SETWTH | F81E<br>F84A | SETW48 | | C068 | SONGEN | FBFA | SONINT | | SIGNAT | | FCDF | SPACE | E030 | SPEAKR | FBFC<br>FB6F | SOUND1<br>SRESTV | | 0100 | STACK | 0049 | STACKE | 6048 | | | 0031 | STOFLG | CA18 | STORAD | | STATUS | | CRSE | SUBY40 | C078 | SYSTEM | C96E | SURTBL<br>TAB | | F9DA | 308740<br>TAB1 | E078<br>F9F3 | TABJMP | F9CA | | | 5080 | TAPEIN | CO20 | TAPEOU | F9F6<br>06FB | TABLE: | | O5FB | TEMPX | 04FB | TEMPY | 06FB<br>FB78 | TEMPA<br>TEXT40 | | (Ca) 10 | 1 7"1,35 V | Ciett. C | 1 E 1111- 7 | FB/8 | 1EX 140 | | FB81 | TEXTSO | C028 | TEXTOR | FB99 | TITLE | |------|--------|------|--------|------|---------| | FB9E | TITLE1 | FBA9 | TITRTS | FEFD | TLOAD | | FFOE | TLOAD1 | CB98 | TOGGSH | F8C4 | TSAVE1 | | CBB1 | TST40C | CCCA | TUGGLE | 0105 | TWOMHZ | | 0068 | TXTABH | 0067 | TXTABL | 057B | TXTMOD | | CASE | UP | 03F8 | USRADR | D5BC | USUAL | | F992 | VERCOM | F998 | VERERR | F98A | VERIFY | | 0103 | VERTSC | CAOF | VIDCON | CA01 | VIDOUI | | C9F9 | VIDOUT | CA17 | VIDRTS | C916 | VIDWAI | | CBSF | VTAB | C92C | VWDONE | C920 | /WL.OOP | | FR2F | VZINIT | CO54 | VZPAG1 | C056 | VZSELF | | CO51 | VZTEXT | C04C | VZTX40 | DO4F | VZTX80 | | C92D | WEANK | 0934 | WBANK1 | C949 | WBANK2 | | C95A | WBANK3 | FE1A | WBYTE1 | 0350 | WHO | | 0023 | WNDBTM | 0020 | WNDLFT | 0022 | WNDTOP | | 0021 | WNDWTH | FE18 | WRBYTE | F90D | WRTBIT | | F927 | WTAPE | F846 | XMEM8 | F86B | XMEM81 | | F912 | ZDELAY | | | | | | | | | | | | No Fatal error(s) ## **APPENDIX B** # **76489 SPECIFICATION** ### DESCRIPTION The SN76489AN digital complex sound generator is an I $^2\text{L/Bipolar}$ IC designed to provide low cost tone/noise generation capability in microprocessor systems. The SN76489AN is a data uus based I/O peripheral. ## **FEATURES** ## • Audio Summer ## RECOMMENDED OPERATING CONDITIONS | PARAMETER | MIN | TYP | MAX | UNITS | |-------------------------------------------------------|-----|-----|-----|------------| | Supply Voltage, V <sub>CC</sub> | 4.5 | 5.0 | 5.5 | V | | High Level Output<br>Voltage, V <sub>OH</sub> (pin 4) | | | 5.5 | V | | Low Level Output<br>Current, I <sub>OL</sub> (pin 4) | | | 2 | mA | | Operating Free-Air<br>Temperature, T <sub>A</sub> | 0 | | 70 | <b>°</b> C | \*Part SN76494N is identical to the SN76489A except that the maximum clock input frequency is 500kHz. A "divide-by-eight" stage is deleted from the input circuitry and only 4 clock pulses are required to load the data, compared to 32 pulses for the SN76489AN. ®Ackn: Mos Technology, Inc. #### OPERATION ### 1. TONE GENERATORS Each tone generator consists of a frequency synthesis section and an attenuation section. The frequency synthesis section requires 10 bits of information (FO-F\*) to define half the period of the desired frequency (n). FO is the most significant bit and F9 is the least significant bit. This information is loaded into a 10 stage tone counter, which is decremented at a N/16 rate where N is the input clock frequency. When the tone counter decrements to zero, a borrow signal is produced. This borrow signal toggles the frequency flip-flop and also reloads the tone counter. Thus, the period of the desired frequency is twice the value of the period register. The frequency can be calculated by the following: $$f = \frac{N}{32n}$$ where N = ref clock in Hz n = 10 bit binary number The output of the frequency flip-flop feeds into a four stage attenuator. The attenuator values, along with their bit position in the data word, are shown in Table 1. Multiple attenuation control bits may be true simultaneously. Thus, the maximum attenuation is 28 db. Table 1 ATTENUATION CONTROL | | | OSITIO | N | | |-----------|-----------|-----------|-----------|--------| | <u>A0</u> | <u>A1</u> | <u>A2</u> | <u>A3</u> | WEIGHT | | 0 | 0 | 0 | 1 | 2 db | | 0 | 0 | 1 | 0 | 4 db | | 0 | 1 | 0 | 0 | 8 db | | 1 | 0 | 0 | 0 | 16 db | | 1 | 1 | 1 | 1 | OFF | ## 2. NOISE GENERATOR The Noise Generator consists of a noise source and an attenuator. The noise source is a shift register with an exclusive OR feedback network. The feedback network has provisions to protect the shift register from being locked in the zero state. ## TABLE 2 NOISE FEEDBACK CONTROL | FB | CONFIGURATION | | | | |----|------------------|--|--|--| | 0 | "Periodic" Noise | | | | | 1 | "White" Noise | | | | Whenever the noise control register is changed, the shift register is cleared. The shift register will shift at one of four rates as determined by the two NF bits. The fixed shift rates are derived from the input clock. TABLE 3 NOISE GENERATOR FREQUENCY CONTROL | NFO | NFI | SHIFT RATE | |-----|-----|------------------------| | 0 | 0 | N/512 | | 0 | 1 | N/1024 | | 1 | 0 | N/2048 | | 1 | 1 | Tone Generator #3 Out. | The output of the noise source is connected to a programmable attenuator as shown in Figure 4. ## 3. AUDIO SUMMER/OUTPUT BUFFER The summer is a conventional operational amplifier summing circuit. It will sum the three tone generator outputs, noise generator output, and an external audio source. The output buffer will generate up to 10mA (see figure 2). ## 4. CPU, to SN76489AN INTERFACE The microprocessor interfaces with the SN76489AN by means of the 8 data liness and 3 control lines (WE, CE and READY). Each tone generator requires 10 bits of information to select the frequency and 4 bits of information to select the attenuation. A frequency update requires a double byte transfer, while an attenuator update requires a single byte transfer. If no other control registers on the chip are accessed, a tone generator may be rapidly updated by initially sending both bytes of frequency and register data, followed by just the second byte of data for succeeding values. The register address is latched on the chip, so the data will continue going into the same register. This allows the 6 most significant bits to be quickly modified for frequency sweeps. ## 5. CONTROL REGISTERS The SN76489AN has 8 internal registers which are used to control the 3 tone generators and the noise source. During all data transfers to the SN76489AN, the first byte contains a three bit field which determines the destination control register. The register address codes are shown in Table 4. | TABLE 4 | REGISTER ADDRESS FIELD | | | | | |---------|------------------------|----|----|------------------------------|--| | | RO | R1 | R2 | DESTINATION CONTROL REGISTER | | | | 0 | 0 | 0 | Tone 1 Frequency | | | | 0 | 0 | 1 | Tone 1 Attenuation | | | | 0 | 1 | 0 | Tone 2 Frequency | | | | 0 | 1 | 1 | Tone 2 Attenuation | | | | 1 | 0 | 0 | Tone 3 Frequency | | | | 1 | 0 | 1 | Tone 3 Attenuation | | | | 1 | 1 | 0 | Noise Control | | | | 1 | 1 | 1 | Neise Attenuation | | ## 6. DATA FORMATS The formats required to transfer data are shown below. | PARAMETER | TEST COND. | MIN | TYP | MAX | UNITS | |---------------------------------------------------------------|-------------------------------------|------|-----|------|----------| | I <sub>I</sub> Input Current | VIN = GND to VCC CE | | -25 | -175 | μА | | | D9-D7, WE, CLK | | -10 | -70 | μλ | | V <sub>OL</sub> Low Level<br>Output Voltage | I <sub>OUT</sub> = 2mA READY | | .25 | .4 | Volts | | I <sub>CC</sub> Supply Current | Outputs Open | | 30 | 50 | mA | | C <sub>I</sub> Input Capacitance | | | | 15 | pF | | I <sub>OH</sub> High Level<br>Output Current | READY VCC 5.0V | | ļ | 20 | μΑ | | V <sub>IH</sub> High Level<br>Input Voltage | D9-D7, WE, CE, CLK | 2 | | | Volts | | V <sub>IL</sub> Low Level<br>Input Voltage | DØ, D7, WE, CE, CLK | | | .8 | Volts | | R <sub>M</sub> Trans-Impedance<br>Amplifier Gain | | 12 | 17 | 22 | Volts/mA | | V <sub>BIAS</sub> Audio Amplifier<br>Input DC Bias<br>Voltage | Pin 9 Open,<br>All Attenuators Off | | 1.5 | | Volts | | I <sub>EXT</sub> External Audio<br>Input | I <sub>EXT</sub> as defined | | | | | | | in Figure 2<br>I <sub>INT</sub> = 0 | -160 | | +15 | μΑ | | 2dB Attenuation | | 1 | 2 | 3 | dB | | 4dB Attenuation | | 3 | 4 | 5 | dB | | 8dB Attenuation | | 7 | 8 | 9 | dB | 7. The microprocessor selects the SN76489AN by placing CE into the true state (low voltage). Unless CE is true, no data can occur. When CE is true, the ME signal strobes the contents of the data bus to the appropriate control register. The data bus contents must be valid at this time. The SN76489AN requires approximately 32 clock cycles to load the data into the control register. The open collector READY output is used to synchronize the microprocessor to this transfer and is pulled to the false state (low voltage) immediately following the leading edge of $\overline{\text{CE}}$ . It is released to go to the true state (external pullup) when the data transfer is completed. The data transfer timing is shown below. ### DATA TRANSFER TIMING Figure 1. TABLE 5 FUNCTION TABLE\* | Inp | ıts | Output | * This table is valid when | |---------|-----|--------|--------------------------------------------------------------------------| | CE | WE | READY | the device is: | | J J # # | H | H | (1) not being clocked, and (2) is initialized by pulling WE and CE high. | # 8. PIN ASSIGNMENT The table below defines the SN76489AN pin assignment and describes the function of each pin. $\,$ | SIGNATURE | PIN | <u>1/0</u> | DESCRIPTION | |-----------|-----|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------| | CE . | 6 | IN | Chip Enable - when active (low) data may be transferred from CPU to the SN76489AN. | | DO(MSB) | 3 | IN | DO through D7 - Input data bus through which the control data is input. | | D1 | 2 | IN | | | 02 | 1 | IN | | | D3 | 15 | IN | | | D4 | 13 | IN | | | D5 | 12 | IN | | | 06 | 11 | IN | | | D7 | 10 | IN | | | vcc | 16 | IN | Supply Voltage (5V nom) | | GND | 8 | OUT | Ground Reference | | CLOCK | 14 | IN | Input Clock | | WE | 5 | IN | Write Enable - when active (low), $\overline{\text{WE}}$ indicates that data is available from the CPU to the SN76489AN. | | READY | 4 | OUT | When active (high), READY indicates<br>that the data has been read. When<br>READY is low, the microprocessor should<br>enter a wait state until READY is high. | | AIN | 9 | IN | Audio Signal In | | AOUT | 7 | OUT | Audio Drive Out | \*\* These capacitance values are determined by the frequency response desired and the audio amplifier used. Switching Characteristics, $V_{CC}$ = 5V, $T_{A}$ = 25°C | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNITS | |------------------------------------------|----------------------------------------|-----|-------|-----|-------| | * CE to READY | C <sub>L</sub> = 225pF | | | | | | <sup>t</sup> PLL, 50% to 50% | R <sub>L</sub> = 2K to V <sub>CC</sub> | | 90 | 150 | mS | | fclock, Input | Clock Transition Time | | | | | | Clock Frequency | (10% to 90%) 10µS | DC | 3.579 | 4 | MHz | | Setup Time, t <sub>su</sub> | DATA W.R.T. WE | 0 | | 1 | nS | | (see Figure 1) | CE W.R.T. WE | 0 | | | nS | | Hold Time, t <sub>h</sub> (see Figure 1) | DATA W.R.T. READY | 0 | | | nS | | | l i | | | i . | 1 | TE Pulse: 0-3V, t<sub>rise</sub>≤7nS, t<sub>fall</sub>≤7nS t<sub>PLL</sub> TEST CIRCUIT Figure 3. # BLOCK DIAGRAM # BLOCK DIAGRAM DESCRIPTION This device consists of three programmable tone generators, a programmable noise generator, a clock scaler, individual generator attenuators and an audio summer output buffer. The SN76489AN has a parallel 8 bit interface through which the microprocessor transfers the data which controls the audio output. Figure 4. # **APPENDIX C** # **6502A SPECIFICATION** # **MCS6500 Microprocessors** - Single +5V Supply - N-Channel, Silicon-Gate, Depletion-Load Technology - 8-Bit Parallel Processing - 56 Instructions - Decimal and Binary Arithmetic - 13 Addressing Modes - Programmable Stack Pointer and Variable-Length Stack - Usable With Any Type or Speed Memory - 1 or 2 MHz Operation - Pipelined Architecture #### DESCRIPTION The MCS6500 Series microprocessors represent the first totally software-compatible microprocessor family. This family of products includes a range of software-compatible microprocessors which provide a selection of addressable memory range, interrupt input options and on-chip clock oscillators and drivers. All of the microprocessors in the MCS6500 group are software-compatible within the group and are bus compatible with the M6800 product offering. The family includes five microprocessors with on-board clock oscillators and drivers and four microprocessors driven by external clocks. The on-chip clock versions are aimed at high-performance, low-cost applications where single-phase inputs, crystal or RC inputs provide the time base. The external clock versions are geared for multi-processor system applications where maximum timing control is mandatory. All versions of the microprocessors are available in 1 MHz and 2 MHz (\*A\* suffix on product numbers) maximum operating frequencies. #### MEMBERS OF THE FAMILY | Part Ni | umbers | | | | | | | |---------|---------|----------|------|-----|---------|------------------------------|------------| | Plastic | Ceramic | Clocks | Pins | ĪRQ | NMI | RDY | Addressing | | MCS6502 | MCS6502 | On-Chip | 40 | V | 1 | 1 | 16 (64 K) | | MCS6503 | MCS6503 | " ' | 28 | Ĭ | l V | | 12 (4 K) | | MCS6504 | MCS6504 | " | 28 | Ĭ | " | | 13 (8 K) | | MCS6505 | MCS6505 | " | 28 | V | | | 12 (4 K) | | MCS6506 | MCS6506 | " | 28 | Ĭ , | 1 | \ \ \ | 12 (4 K) | | MCS6507 | MCS6507 | " | 28 | | 1 | | 13 (8 K) | | MCS6512 | MCS6512 | External | 40 | \/ | 1 | \( \strict{1}{\strict{1}} \) | 16 (64 K) | | MCS6513 | MCS6513 | " | 28 | l v | \ \\ \/ | | 12 (4 K) | | MCS6514 | MCS6514 | " | 28 | · · | V | | 13 (8 K) | | MCS6515 | MCS6515 | " | 28 | Ĭ | | | 12 (4 K) | #### PIN FUNCTIONS #### Clocks ( $\Phi$ 1 and $\Phi$ 2) The MCS651X requires a two-phase, non-overlapping clock that runs at the $V_{CC}$ voltage level. The MCS650X clocks are supplied with an internal clock generator. The frequency of these clocks is externally controlled. Details of this feature are discussed in the MCS6502 portion of this data sheet. ### Address Bus (A0-A15) (See sections on each processor for respective address lines on those devices.) These outputs are TTL-compatible, capable of driving one standard TTL load and 130pF ®Ackn: Texas Instruments, Inc. # Data Bus (D0-D7) Eight pins are used for the data bus. This is a bi-directional bus, transferring data to and from the device and peripherals. The outputs are three-state buffers capable of driving one standard TTL load and 130pF. ### Data Bus Enable (DBE) This TTL-compatible input allows external control of the three-state data output buffers and will enable the microprocessor bus driver when in the high state. In normal operation, DBE would be driven by the phase two $(\Phi 2)$ clock, thus allowing data input from microprocessor only during $\Phi 2$ . During the read cycle, the data bus drivers are internally disabled, becoming essentially an open circuit. To disable data bus drivers externally, DBE should be held low. #### MCS6500 #### Ready (RDY) This input signal allows the user to single-cycle the microprocessor on all cycles except write cycles. A negative transition to the low state during or coincident with phase one ( $\Phi$ 1) will halt the microprocessor with the output address lines reflecting the current address being fetched. This condition will remain through a subsequent phase two ( $\Phi$ 2) in which the Ready signal is low. This feature allows microprocessor interfacing with low-speed PROMS as well as fast (max. 2 cycle) Direct Memory Access (DMA). If Ready is low during a write cycle, it is ignored until the following read operation. #### Interrupt Request (IRQ) This TTL-compatible signal requests that an interrupt sequence begin within the microprocessor. The microprocessor will complete the current instruction being executed before recognizing the request. At that time, the interrupt mask bit in the Status Code Register will be examined. If the interrupt mask flag is not set, the microprocessor will begin an interrupt sequence. The Program Counter and Processor Status Register are stored in the stack. The microprocessor will then set the interrupt mask flag high so that no further interrupts may occur. At the end of this cycle, the program counter low will be loaded from address FFFE, and program counter high from location FFFF, transferring program control to the memory vector located at these addresses. The RDY signal must be in the high state for any interrupt to be recognized. A $3K\Omega$ external resistor should be used for proper wire-OR operation ### Non-Maskable Interrupt (NMI) A negative-going edge on this input requests that a non-maskable interrupt sequence be generated within the microprocessor. $\overline{\text{NMI}}$ is an unconditional interrupt. Following completion of the current instruction, the sequence of operations defined for $\overline{\text{IRQ}}$ will be performed, regardless of the state of the interrupt mask flag. The vector address loaded into the program counter, low and high, are locations FFFA and FFFB respectively, transferring program control to the memory vector located at these addresses. The instructions loaded at these locations cause the microprocessor to branch to a non-maskable interrupt routine in memory. $\overline{NM}$ also requires an external $3K\Omega$ register to $V_{CC}$ for proper wire-OR operations. Inputs $\overline{\text{IRQ}}$ and $\overline{\text{NM}}$ are hardware interrupts lines that are sampled during $\Phi 2$ and will begin the appropriate interrupt routine on the $\Phi 1$ following the completion of the current instruction. #### Set Overflow Flag (S.O.) A NEGATIVE-going edge on this input sets the overflow bit in the Status Code Register. This signal is sampled on the trailing edge of $\Phi$ 1. #### SYNC This output line is provided to identify those cycles during which the microprocessor is doing an OP CODE fetch. The SYNC line goes high during $\Phi 1$ of an OP CODE fetch and stays high for the remainder of that cycle. If the RDY line is pulled low during the $\Phi 1$ clock pulse in which SYNC went high, the processor will stop in its current state and will remain in the state until the RDY line goes high. In this manner, the SYNC signal can be used to control RDY to cause single instruction execution. #### Reset This input is used to reset or start the microprocessor from a power down condition. During the time that this line is held low, writing to or from the microprocessor is inhibited. When a positive edge is detected on the input, the microprocessor will immediately begin the reset sequence. After a system initialization time of six clock cycles, the mask interrupt flag will be set and the microprocessor will load the program counter from memory vector locations FFFC and FFFD. This is the start location for program control. After $V_{CC}$ reaches 4.75 volts in a power up routine, reset must be held low for at least two clock cycles. At this time the R/W and (SYNC) signal will become valid. When the reset signal goes high following these two clock cycles, the microprocessor will proceed with the normal reset procedure detailed above. | INSTRUCTION SET-OP | CODES, Execution | Time, Memory | Requirements | |--------------------|------------------|--------------|--------------| | | _ | | | | | Instructions | | 10774 | _ | _ | - | bsol | | - | | o P | ege. | , | Accı | ım. | | lmp | lied | П | (# | Ð, | X) | ( | IND) | . γ | z | , Pag | e. X | Τ | AB: | s, x | Т | ABS, | Y | Т | tela | live | Т | Indi | rec | t | Z, | Pag | e, Y | T | | one | titio | n C | ode | _ | |-----------|-----------------------|----|-------|---|---|-----|------|----|------|----|-----|------|----|------|-----|----|-------|------|-----|-----|----|----|-----|------|-----|-----|-------|------|----|-----|------|----|------|----|----|------|------|---|------|-----|---|----|-----|------|-------|----|-----|-------|-----|-----|----| | Nu emonic | Operation | o | P : | 4 | * | OР | N | 1 | 1 | OΡ | N | # | OF | N | # | О | ١, | ٠Ţ | | OP | N | # | OP | N | # | О | N | | Of | • • | | Ю | N | | О | , | 1 | C | P I | 7 | * | OP | N | | T | N | Z | c | 1 | D | v | | A D C | A+M+C - A (4) II | 69 | , | 2 | 2 | 60 | 4 | 1 | 1 | 65 | 3 | 2 | T | T | T | T | T | | ٦ | 61 | 6 | 2 | 21 | 5 | 2 | 75 | 4 | 2 | 70 | ) 4 | 3 | 74 | 4 | 5 | Τ | T | Τ | Т | Т | T | | Г | | ' | T | - | - | 7 | | - | ~ | | A N D | A 5 M + A 10 | 24 | | 2 | 2 | 20 | 4 | ١. | , I | 25 | 3 | 2 | | | | | | | | 21 | ь | 2 | 31 | 5 | 2 | 35 | 4 | 2 | 30 | ) 4 | 1 3 | 34 | 4 | 3 | | | į. | | | | | | | į | - | - | ~ | | | | | | A S L | c + 0 - g | | į | ! | | ĐE | 1 6 | 1. | , ], | en | 5 | 2 | Ø4 | . 2 | 1 | | | | | | | | 1 | | | 16 | 6 | 2 | 16 | 1 | , 3 | | İ | | | | 1 | | | | | | | 1 | - | - | - | ~ | - | - | - | | B ( C | BRANCH ON C ≠ 0 1/2 | | İ | i | | | | | | | | | | | | | | | | | | | 1 | | | | | | | | | | | | 90 | ١. | 1. | 1 | | Ì | | | | | | | | | | | - | | B C 5 | BRANCH ON C=1 (i) | | İ | İ | | | | | | | | | | | | | | | | | | | | | | l | | l | - | | | | | | Be | ١. | 1 | | | ŀ | | | | ì | 1 | | - | - | | - | - | | B E Q | BRANCH ON Z=1 (II) | t | + | 7 | | ┢ | 1 | t | 7 | 7 | | , | t | t | + | † | Ť | 1 | 1 | T | _ | Г | Г | T | 1 | T | 1 | T | T | 1 | T | t | T | t | Fe | 1 | 1 | 1 | 1 | 1 | | T | 1 | T | 1 | - | - | - | _ | - | _ | | B ( 1 | A NM | 1 | 1 | 1 | | 2C. | 4 | 1 | 3 | 24 | 3 | 2 | | ļ | 1 | | ļ | ! | - 1 | | | | | | | ŀ | | ļ | | - | | | | | 1 | | 1 | | i | - ! | | | İ | | ~ | M- | 6 | - | - | - | М, | | ВМІ | BRANCH ON N=1 IZ | 1 | i | | | | ļ | 1 | | į | | | | ł | | | ì | i | - | 1 | | | | | | ľ | ŀ | İ | | 1 | ł | | | | 30 | ١Ì٠ | 1 | | İ | - { | | | i | | - | - | - | | | - | - | | BNE | BRANCH ON Z=0 12 | ł | İ | i | | | | 1 | ١ | | | | 1 | İ | İ | 1 | | | | | | | | | | | | | | 1 | | | | | Di | ١. | j. | 1 | | 1 | | | | | - | - | - | - | - | - | | | 8 P L | BRANCH ON N=0 12 | | | i | | | | | 1 | | | | 1 | 1 | i | 1 | | | | | | | | | | l | ŀ | | | | | | | | 18 | | 1. | 1 | | i | | | | Î | ]. | - | - | | - | - | - | | B R K | (See Fig. 1) | Ť | 1 | | | Г | Т | 1 | 7 | | _ | Г | T | T | 1 | 00 | , | 7 | 1 | | | | Γ | 1 | Т | Т | Τ | T | T | Т | | Τ | T | | T | Т | T | 1 | T | | | | • | T | T | - | - | - | | - | - | | вис | BRANCH ON V=0 /2 | | | | | | | | | | | | | | | | | | | | | | | - | | | 1 | - | | | | | 1 | | 50 | 1 | 1. | 1 | | | | [ | | | - | - | - | - | - | - | | | B V 5 | BRANCH ON V = 1 (2) | ŀ | | ļ | | ŀ | | ļ | | | | | | | | | | | ١ | | | | | | | | 1 | | 1 | - | | | į | | 70 | ١. | 1 | 1 | | | | | | | | | - | - | - | - | - | | CLC | 0 - ( | 1 | 1 | | | | | 1 | | | | | | | | 18 | s . | 2 | 1 | | | | 1 | | 1. | | - | | | | | | 1 | | | | | | | ļ | | | | | | | - | 0 | - | - | - | | CLD | 0 - D | | 1 | i | | i | i | i | ŀ | | | i | 1 | 1 | i | Di | в . | 2 | 1 | i | | | | | | | 1 | İ | | i | | | i | | | | | | | ı | | | | | | - | | | | 0 | - | | CLI | 0 + 1 | Т | T | | | Г | 1 | T | T | | | Г | T | | 1 | 58 | , ; | 2 | 1 | | | | | | | Τ | Т | T | Т | Т | | T | Т | Τ | T | T | | T | T | | | Г | Г | Т | Т | - | | - | Đ | - | - | | CLV | 0 - V | | i | - | | | 1 | | | | | | | | | BE | ١į. | 2 | ١ | - | | | | | | | | | 1 | | | | | | | | ; | | | - ! | | | İ | | | | - | - | | - | 0 | | CMP | A-M 111 | c | y | 2 | 2 | cε | 4 | | 3 | C5 | j | 2 | l | | | | | | | C1, | 6 | 2 | Di | 5 | 2 | D | 5 4 | 2 | DE | ) 4 | 1 3 | D | 4 | 3 | | | i | | | - | | | | i | 10 | - | - | - | - | - | - | | C P X | х-м | E | 1 | 2 | 2 | EC | 4 | | 3 | E4 | 3 | 2 | | | | 1 | | | | | | 1 | | | | ı | | | | | | | ĺ | | | | į | | | i | | | | | 1. | - | ~ | - | - | - | - | | CPY | Y-M | c | e j | 2 | 2 | cc | 4 | | 3 | C4 | 3 | 2 | | | | ł | | | | | | | | | | ı | | | | | | | 1 | | | | i | ı | | i | | | | | 1. | - | - | ~ | - | - | - | | DEC | M-1 - M | Т | T | | | CE | 6 | 1 | 3 | Сb | s | 2 | Т | T | 1 | T | 1 | 1 | | | | Г | | | | D | 6 | 2 | Dŧ | 1 | 7 3 | T | T | T | T | T | 1 | T | 7 | 7 | | Γ | Т | Т | T | _ | - | - | - | - | - | | D E X | x-1 → x | 1 | - | | | | | | | | | | | | | c, | ١. | | | | | | | 1 | 1 | | | 1 | 1 | | | | | | | | 1 | ł | İ | | | | | | ۱, | - | ~ | - | - | - | - | | DEY | Y-1-Y | 1 | i | ļ | | | | | | | | | | | | 88 | 3 | | | | | | | | | l | 1 | İ | 1 | | | | | | | | | 1 | | | | | | | - | - | ~ | | - | - | - | | E O R | A ¥ M + A | 4 | 9 | 2 | 2 | 4D | 4 | | 3 | 45 | 3 | 2 | | | | | | | | 41 | 6 | 2 | 51 | 5 | 2 | 55 | 4 | 2 | SE | ) 4 | 3 | 59 | 4 | 3 | | | | 1 | | Ì | | | | | - | - | , | - | - | - | - | | INC | M + 1 - M | 1 | 1 | j | | EE | 6 | 1 | 3 | E6 | 5 | 2 | | | | | | | | | | | | İ | | FE | , 6 | 2 | FE | 1 | , 3 | | | 1 | | j | | ı | | İ | | | | | | - | - | - | - | - | - | | I N X | X + 1 - X | Τ | T | | | Γ | Ť | i | 1 | | | | T | 1 | 1 | EE | 1 | 2 | 1 | | Т | | | 1 | | T | + | | T | | 1 | T | | T | 1 | Ť | Ť | 1 | 1 | 7 | | Г | T | T | 1. | - | ~ | - | - | - | - | | INY | Y + 1 - Y | | | | | | | Ì | ١ | | | i | | | | c | в | 2 | , | | | | | 1 | | | | | 1 | | | | | | | | | | | i | | | l | | . | - | - | | - | - | - | | I M P | IUMP TO NEW LOC | | | | | 40 | 3 | 1 | 3 | | l | | | | | | | | | | | | | | 1 | ı | | 1 | 1 | ì | | | | | | | | e | c | 5 | 3 | | | - | - [ - | - | - | - | - | - | - | | 1 S R | (See Fig. 2) JUMP SUB | | | | | 20 | 6 | | 3 | | | | | | | | | | | | | | | | | | | | | | | | | i | | 1 | | 1 | | | | | | | 1 | | - | - | | | - | | LDA | M - A (n | 1 | 9 | 2 | 2 | AD | 4 | i | 3 | AS | 3 | 2 | | i | | 1 | | | - 1 | 41 | 6 | 2 | 101 | 1 5 | 12 | le: | . 4 | 1, | Вг | ١, | 4 3 | Be | 4 | i. | | 1 | | | | İ | | | | | ١, | _ | - | _ | _ | - | | | | | | - | medi | ate | A | osok | ute | Ze | ro F | age | Acc | um. | 1 | nplic | rd Pr | 0 | ND. | X) | C | ND), | Y | Z, | Page | , x | Τ, | NBS, | x | 1 | ABS, | ٧ | R | elativ | • | k | vdire | ect | Z | , Pag | ge, ` | řΤ | - | Cond | dition | n Ce | des | _ | |---------|-----|-----------------------|----|----------|-----|--------------------------------------------------|------|-----|-----|------|-----|------|--------|-----|-------|----------|----|----------|----------|----------|----------|----------|----------|----------|-----|----------------------------------------|------|----------|-----|------|----|----|--------|----|----------|-------|--------|-----|-------|---------|-----|---|----------|--------|------|---------|---| | Mnemoni | k [ | Operation | OP | N | * | O۳ | N | # | OP | N | # | OP 1 | 1 1 | OP | N | | OF | N | | OP | N | | | | | OP. | N | * | OP | N | # | OP | N | * | ОP | N | 1 | or | PN | Ť | • | N | z | c | T | D | v | | ( D ) | × | M + X — — | A2 | 2 | 2 | ΑE | 4 | 3 | A6 | 3 | 2 | | T | Т | | | 1 | | | 1 | $\vdash$ | П | Т | | | T | | | BE | 4 | 3 | Т | | _ | | T | 1 | B4- | , 4 | 7 | 2 | , | ~ | - | - | - | - | | LDY | v ] | M = Y (i) | 40 | 2 | 2 | AC | 4 | 3 | 44 | 3 | 2 | | | | | | | | | | | | 84 | 4 | 2 | BC | 4 | 3 | | | | | | | | | | | | į. | - | - | - | | - | _ | - | | L S F | R | e + · · · · · · · | | | | 4E | 6 | 3 | 46 | 5 | 2 | 44 | 1 1 | 1 | | | | 1 | | | | | 56 | 6 | 2 | 5E | 7 | 3 | | | | | | | | | ı | | | i | | 0 | ~ | _ | | | - | | N O F | P | NO OPERATION | | | | | | | ŀ | | | | - | EA | 2 | 1 | | | | | ] | | | | | | i | | | | | | | | | | | | | İ | | | | | _ | | _ | | O R A | ١. | AVM+A | 29 | 2 | 2 | eD | 4 | 3 | es. | 3 | 2 | 1 | | 1 | | | 91 | 6 | 2 | 11 | 5 | , | 15 | 4 | 2 | эĐ | 4 | 3 | 19 | 4 | 3 | | | | | | | | | | Ι, | - | _ | | | | _ | | P H A | 1 | A = M, 5-1 = 5 | ١ | | | | | T | | ! | | | $\top$ | 48 | 3 | 1 | | | 1 | t | 1 | _ | $\vdash$ | Η- | - | | | t | 1 | 1 | 1 | † | - | Н | t | 1 | $^{+}$ | + | + | + | + | | - | - | | - | - | | PHF | P | P - M, 5-1 - 5 | ı | í | | | | | | 1 | | | | 28 | 3 | 1 | | | | | 1 | | | | | | | | l | İ | | 1 | | | | ļ | | İ | 1 | Ţ | | | _ | | _ | _ | _ | | PLA | ٠l | 5+1+5 M+A | | ļ | | | İ | | | | | | | 68 | 4 | 1 | | | | | | | | | | | ŀ | | | | | 1 | | | | 1 | | | i | 1 | Ι, | _ | _ | | | | | | PLF | , | 5+1-5 M,-P | | ł | | ĺ | | | | | | | | 28 | 4 | 1 | | | | | | | | | | | | | | | | 1 | | | | | | | İ | i | | | 101 | EST/ | OREC | 11 | | | R O L | ı | + | | | | 2E | 6 | 3 | 26 | 5 | 2 | 2A . | ١, | | | | | | | | | l | 16 | 6 | , | 3E | 7 | 1 | ı | | | 1 | | | | ŀ | | | | - | 1 | , | , | | | | _ | | R O R | ₹ | + C · · · · · · · | ✝ | | | | | | | | | 6A . | | | t | 1 | ┢ | Н | 1 | ✝ | - | | | 6 | _ | 7E | - | - | 1 | + | + | ✝ | - | - | ┢ | + | + | + | + | Ť | - | | - | | | | _ | | R T I | . | (See Fig. 1) RTRN INT | | | | | | | | | | | | 48 | 6 | 1 | | | | | | | | - | - | | | 1 | | | į | ı | | | | l | ì | | i | į | - [ | | (RE | | | | | | R T S | 5 | (See Fig. 2) RTRN SUB | | | | | | | | | | | | 60 | 6 | 1 | | i | | | | | | | | | | 1 | 1 | | 1 | ı | | | | i | | | | | 1 | | - | | - | | | | 5 8 0 | - | A-M-C + A | Į4 | 2 | 2 | ED | 4 | 3 | ES | 1 | 2 | | | 1 | | | E1 | 6 | 2 | F1 | 5 | , | FS | | ١, | ED. | 4 | ١. | 1.0 | | 1. | ı | i | | | İ | | | | 1 | 1. | | | rin | | | | | 5 E C | : | i C | | | | i | | | | | | | | 38 | 2 | 1 | 1 | - | - | | - | - | | ` | 1 | 1 | | ľ | ľ | " | ĺ. | 1 | | | | | 1 | | | 1 | - 1 | | | | | | | | 5 E C | ١. | 1+0 | | | | ļ | i | | | | | | | 1 | 2 | | | | | | | | | | | | | 1 | | | 1 | 1 | | | | | | 1 | | - | - | | _ | | | | | | 5 E | 7 | 1-1 | t | $\vdash$ | | 1 | | t | t | T | +- | ++ | + | + | - | 1 | ✝ | | $\vdash$ | - | H | - | - | H | - | ╁- | - | +- | ┝ | +- | + | ╁ | H | _ | ┝ | +- | + | + | + | + | + | | <u> </u> | | | <u></u> | | | S T A | ۱, | 4 + M | | | | BD | 4 | , | 85 | 3 | 2 | | | | | | 81 | 6 | , | 91 | 6 | , | 95 | 1 | ١, | l <sub>en</sub> | | 1 | | | ١, | ı | i | | | | | | | i | 1 | | | | , | | - | | S T > | , | X - M | | i | | BF. | 4 | 1 | 86 | 3 | 2 | | | 1 | 1 | | - | " | - | | " | - | ~ | 1 | ١. | ľ | ľ | ľ | l'' | Ľ | ļ′ | ı | | | | | - | 44 | . 4 | . 1 | | | | | | | • | | 5 7 5 | , | Y -+ M | | | | ac. | 4 | 1 3 | 84 | 3 | 12 | | | | | l | | | | | | | | 4 | 2 | | | | | | | ı | i | | | | í | ~ | " " | 1. | 1 | | | | | | | | T 4 > | ٠l | 4 + X | | | | | | | | • | | li | | | 2 | ١. | ı | | | | | ŀ | ~ | 1 | - | | | | | | 1 | ı | | | | | İ | | | 1 | 1 | | - | • | - | - | | | TAY | 7 | A Y | H | 1 | - | <del> </del> | Ι- | +- | + | +- | +- | 1 | + | +- | 2 | <b>←</b> | ╁ | $\vdash$ - | ╀ | | + | ⊢ | +- | +- | + | - | | $\vdash$ | +- | + | + | + | + | - | _ | - | | | | _ | | 155 | . | 5 - x | | | | | | i | 1 | | | | - | | Į, | i | İ | | | | | ŀ | | | | 1 | | | | | | | | | | ļ | | | 1 | į | I. | | - | • | | | - | | T X A | ۱, | X - A | | 1 | | | | | | | | | | | _ | l i | | | | | | | | | | 1 | i | | | | | | 1 | | | i | | | 1 | 1 | I. | | - | - | | - | - | | 1 x 5 | , [ | x % | | | | | | | | 1 | | | | | 2 | | 1 | | | | | | | | | | Ì | | | | 1 | | | | | | | 1 | | | - [ | - | - | - | • | | | | 1 1 4 | | y A | | | | | ļ | | | | ĺ | | | 48 | | Ľ | | | İ | | | | | ĺ | | | ŀ | | | | į | | 1 | | | | | | | 1 | | | | | | | | | | -1 | | | _ | | ـــــا | | ٠ | | _ | | ш | | 1-0 | 1 | Ц'. | | L. | <u>i</u> | <u> </u> | | Ь_ | L | <u></u> | _ | ــــــــــــــــــــــــــــــــــــــ | _ | <u>_</u> | ⊥_ | Ц. | 1 | _ | Щ | L. | L | 1_ | 1. | ┸ | 1 | $\perp$ | | _ | _ | - | • | • | - | - NOTES 1. Add 1 to "N" if Page Boundary is Crossed 2. Add 1 to "N" if Branch Occurs to Same Page Add 2 to "N" if Branch Occurs to Different Page 3. Carry Not = Borrow 4. If in Decimal Mode Z Flag is Invalid Accumulator Must be Checked for Zero Result - X Index X - Y Index Y - A Accumulator - M Memory Per Effective Address - M<sub>s</sub> Memory Per Stack Pointer - + Add - Subtract - $\land$ AND - ∨ OR - ∀ Exclusive OR - ✓ Modified - Not Modified - M<sub>7</sub> Memory Bit 7 - M<sub>6</sub> Memory Bit 6 - N No Cycles - # No Bytes . #### INSTRUCTION SET—ALPHABETICAL SEQUENCE ADC Add Memory to Accumulator with Carry AND "AND" Memory with Accumulator ASL Shift left One Bit (Memory or Accumulator) BCC Branch on Carry Clear BCS Branch on Carry Set BEQ Branch on Result Zero BIT Test Bits in Memory with Accumulator BMI Branch on Result Minus BNE Branch on Result not Zero BPL Branch on Result Plus BRK Force Break BVC Branch on Overflow Clear BVS Branch on Overflow Set CLC Clear Carry Flag CLD Clear Decimal Mode CLI Clear Interrupt Disable Bit CLV Clear Overflow Flag CMP Compare Memory and Accumulator CPX Compare Memory and Index X CPY Compare Memory and Index Y DEC Decrement Memory by One DEX Decrement Index X by One DEY Decrement Index Y by One EOR "Exclusive-or Memory with Accumulator INC Increment Memory by One INX Increment Index by One INY Increment Index Y by One JMP Jump to New Location ISR Jump to New Location Saving Return Address LDA Load Accumulator with Memory LDX Load Index X with Memory LDY Load Index Y with Memory LSR Shift One Bit Right (Memory or Accumulator) NOP No Operation ORA OR' Memory with Accumulator PHA Push Accumulator on Stack PHP Push Processor Status on Stack PLA Pull Accumulator from Stack PLP Pull Processor Status from Stack ROL Rotate One Bit Left (Memory or Accumulator) ROR Rotate One Bit Right (Memory or Accumulator) RTI Return from Interrupt RTS Return from Subroutine SBC Subtract Memory from Accumulator with Borrow SEC Set Carry Flag SED Set Decimal Mode SEI Set Interrupt Disable Status STA Store Accumulator in Memory STX Store Index X in Memory STY Store Index Y in Memory TAX Transfer Accumulator to Index X TAY Transfer Accumulator to Index Y TSX Transfer Stack Pointer to Index X TXA Transfer Index X to Accumulator TXS Transfer Index X to Stack Pointer TYA Transfer Index Y to Accumulator #### **ADDRESSING MODES** **Accumulator Addressing.** This form of addressing is represented with a one-byte instruction, implying an operation on the accumulator. **Immediate Addressing.** In immediate addressing, the operand is contained in the second byte of the instruction, with no further memory addressing required. **Absolute Addressing.** In absolute addressing, the second byte of the instruction specifies the eight low-order bits of the effective address while the third byte specifies the eight high-order bits. Thus, the absolute addressing mode allows access to the entire 65K bytes of addressable memory. **Zero Page Addressing.** The zero page instructions allow for shorter code and execution times by only fetching the second byte of the instruction and assuming a zero high-address byte. Careful use of the zero page can result in significant increase in code efficiency. Indexed Zero Page Addressing. (X, Y indexing) — This form of addressing is used in conjunction with the index register and is referred to as "Zero Page, X" or "Zero Page, Y". The effective address is calculated by adding the second byte to the contents of the index register. Since this is a form of "Zero Page" addressing, the content of the second byte references a location in page zero. Additionally due to the "Zero Page" addressing nature of this mode, no carry is added to the high order 8 bits of memory and crossing of page boundaries does not occur. **Indexed Absolute Addressing.** (X, Y indexing) — This form of addressing is used in conjunction with X and Y index register and is referred to as "Absolute, X", and "Absolute, Y". The effective address is formed by adding the contents of X or Y to the address contained in the second and third bytes of the instruction. This mode allows the index register to contain the index or count value and the instruction to contain the base address. This type of indexing allows any location referencing and the index to modify multiple fields resulting in reduced coding and execution time. **Implied Addressing.** In the implied addressing mode, the address containing the operand is implicitly stated in the operation code of the instruction. **Relative Addressing.** Relative addressing is used only with branch instructions and establishes a destination for the conditional branch. The second byte of the instruction becomes the operand which is an offset added to the contents of the lower eight bits of the program counter when the counter is set at the next instruction. The range of the offset is -128 to +127 bytes from the next instruction. **Indexed Indirect Addressing.** In indexed indirect addressing (referred to as Indirect, X), the second byte of the instruction is added to the contents of the X index register, discarding the carry. The result of this addition points to a memory location on page zero whose contents is the low- order eight bits of the effective address. The next memory location in page zero contains the high-order eight bits of the effective address. Both memory locations specifying the high and low-order bytes of the effective address must be in page zero. **Indirect Indexed Addressing.** In indirect indexed addressing (referred to as Indirect, Y), the second byte of the instruction points to a memory location in page zero. The contents on this memory location is added to the contents of the Y index register, the result being the low-order eight bits of the effective address. The carry from this addition is added to the contents of the next page zero memory location, the result being the high-order eight bits of the effective address. **Absolute Indirect.** The second byte of the instruction contains the low-order eight bits of a memory location. The high-order eight bits of that memory location is contained in the third byte of the instruction. The contents of the fully specified memory location is the low-order byte of the effective address. The next memory location contains the high-order byte of the effective address which is loaded into the 16-bit program counter. #### ABSOLUTE MAXIMUM RATINGS | Rating | Symbol | Value | Unit | |-----------------------|------------------|--------------|------| | Supply Voltage | V <sub>CC</sub> | -0.3 to +7.0 | Vdc | | Input Voltage | VIN | -0.3 to +7.0 | Vdc | | Operating Temperature | TA | 0 to +70 | °C | | Storage Temperature | T <sub>STG</sub> | -55 to +150 | °C | #### CAUTION This device contains input protection against damage due to high static voltages or electric fields; however, precautions should be taken to avoid application of voltages higher than the maximum rating. # **ELECTRICAL CHARACTERISTICS** $(V_{CC} = 5.0V \pm 5\%, V_{SS} = 0, T_A = 25^{\circ}C)$ $\emptyset_1$ , $\emptyset_2$ applies to MCS6512, 13, 14, 15, $\emptyset_0$ (in) applies to MCS6502, 03, 04, 05 and 06 | Parameter | Min | Тур | Max | Unit | Test Condition | |------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------| | Input High Voltage | $V_{SS} + 2.4$<br>$V_{CC} - 0.2$ | | V <sub>CC</sub><br>V <sub>CC</sub> + 0.25 | Vdc | Logic, 0 <sub>0 (in)</sub> 0 <sub>1</sub> , 0 <sub>2</sub> | | Input Low Voltage | $V_{SS} - 0.3$<br>$V_{SS} - 0.3$ | | $V_{SS} + 0.4$<br>$V_{SS} + 0.2$ | Vdc | Logic, 0 <sub>0 (m)</sub> 0 <sub>1</sub> , 0 <sub>2</sub> | | Input High Threshold<br>Voltage | V <sub>SS</sub> + 2.0 | | | Vdc | RES, NMI, RDY, IRQ, Data, S.O. | | Input Low Threshold<br>Voltage | | | V <sub>SS</sub> + 0.8 | Vdc | RES, NMI, RDY, IRQ, Data, S.O. | | Input Leakage Current | | | 2.5<br>100<br>10.0 | μΑ<br>μΑ<br>μΑ | $(V_{IN} = 0 \text{ to } 5.25V, V_{CC} = 0)$<br>Logic (Excl. RDY, S.O.)<br>$\emptyset_1, \emptyset_2$<br>$\emptyset_{o \text{ (in)}}$ | | Three-State (Off State)<br>Input Current | | | 10 | μА | $(V_{IN} = 0.4 \text{ to } 2.4V, V_{CC} = 5.25V)$<br>Data Lines | | Output High Voltage | V <sub>SS</sub> + 2.4 | | | Vdc | $(I_{LOAD} = -100 \mu Adc, V_{CC} = 4.75V)$<br>SYNC, Data, A0-A15, R/W | | Output Low Voltage | | | $V_{SS} + 0.4$ | Vdc | (l <sub>LOAD</sub> = 1.6mAdc, V <sub>CC</sub> = 4.75V)<br>SYNC, Data, A0-A15, R/W | | Power Dissipation | | .25 | .70 | W | | | Capacitance | | 30 | 10<br>15<br>12<br>50<br>50 | рF | (V <sub>IN</sub> = 0, T <sub>A</sub> = 25°C, f = 1MHz)<br>Logic<br>Data<br>A0-A15, R/W, SYNC<br>0 <sub>0 (in)</sub><br>0 <sub>1</sub><br>0 <sub>2</sub> | | | Input High Voltage Input Low Voltage Input High Threshold Voltage Input Low Threshold Voltage Input Leakage Current Three-State (Off State) Input Current Output High Voltage Output Low Voltage Power Dissipation | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | Input High Voltage $V_{SS} + 2.4$ $V_{CC} - 0.2$ Input Low Voltage $V_{SS} - 0.3$ $V_{SS} - 0.3$ Input High Threshold $V_{SS} + 2.0$ Voltage Input Low Threshold Voltage Input Leakage Current Three-State (Off State) Input Current Output High Voltage $V_{SS} + 2.4$ Output Low Voltage Power Dissipation .25 | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | Input High Voltage | NOTE $\overline{\mbox{IRQ}}$ and $\overline{\mbox{NMI}}$ require 3K pull-up resistors. # 1 MHz TIMING # CLOCK TIMING—MCS6512, 13, 14, 15 | Symbol | Characteristic | | Min | Тур | Max | Unit | |------------------|--------------------------------------------------------------|----------|------------|-----|-----|------| | T <sub>CYC</sub> | Cycle Time | | 1000 | | | nsec | | PWH φ1<br>PWH φ2 | Clock Pulse Width<br>(Measured at V <sub>CC</sub> – 0.2 V) | φ1<br>φ2 | 430<br>470 | | | nsec | | T <sub>F</sub> | Fall Time (Measured from 0.2 V to $V_{CC} = 0.2 \text{ V}$ ) | | | | 25 | nsec | | T <sub>D</sub> | Delay Time Between Clocks (Measured at 0.2 V) | | 0 | | | nsec | # CLOCK TIMING-MC\$6502, 03, 04, 05, 06 | Symbol | Characteristic | Min | Тур | Max | Unit | |---------------------------------|--------------------------------------------------------------------------------------------------------------------|------------------------|-----|-----------------------|------| | T <sub>CYC</sub> | Cycle Time | 1000 | | | ns | | $PWH\phi_o$ | φ <sub>o (IN)</sub> Pulse Width (measured at 1.5 V) | 460 | | 520 | ns | | $TR\phi_{o}$ , $TF\phi_{o}$ | $\phi_{ m o \ (IN)}$ Rise, Fall Time | | | 10 | ns | | T <sub>D</sub> | Delay Time Between Clocks (measured at 1.5 V) | 5 | | | ns | | $PWH\phi_1$ | $\phi_{1 \text{ (OUT)}}$ Pulse Width (measured at 1.5 V) | $PWH\phi_{ol}-20$ | | $PWH\phi_{OL}$ | ns | | $PWH\phi_2$ | $\phi_{1(OUT)}$ Pulse Width (measured at 1.5 V) | PWHφ <sub>oH</sub> -40 | | PWHφ <sub>oH</sub> 10 | ns | | T <sub>R</sub> , T <sub>F</sub> | $\phi_{1 \text{ (OUT)}}$ , $\phi_{2 \text{ (OUT)}}$ Rise, Fall Time (measured .8 V to 2.0 V) (Load = 30pF + 1 TTL) | | | 25 | ns | # **READ/WRITE TIMING** | Symbol | Characteristic | Min | Тур | Max | Unit | |-------------------|------------------------------------|-----|-----|-----|------| | T <sub>RWS</sub> | Read/Write Setup Time From MCS6500 | | 100 | 300 | ns | | T <sub>ADS</sub> | Address Setup Time From MCS6500 | | 100 | 300 | ns | | T <sub>ACC</sub> | Memory Read Access Time | | | 575 | ns | | T <sub>DSU</sub> | Data Stability Time Period | 100 | | | ns | | T <sub>HR</sub> | Data Hold Time – Read | 10 | | | ns | | T <sub>HW</sub> | Data Hold Time – Write | 30 | 60 | · | ns | | T <sub>MDS</sub> | Data Setup Time From MCS6500 | | 150 | 200 | ns | | T <sub>RDY</sub> | RDY, S.O. Setup Time | 100 | | | ns | | T <sub>SYNC</sub> | SYNC Setup Time From MCS6500 | | | 350 | ns | | T <sub>HA</sub> | Address Hold Time | 30 | 60 | | ns | | T <sub>HRW</sub> | R/W Hold Time | 30 | 60 | | ns | # 2 MHz TIMING # CLOCK TIMING—MCS6512, 13, 14, 15, 16 | Symbol | Characteristic | | Min | Тур | Max | Unit | |------------------|------------------------------------------------------------------------|----------|------------|-----|-----|------| | T <sub>CYC</sub> | Cycle Time | | 500 | | | nsec | | PWH φ1<br>PWH φ2 | Clock Pulse Width<br>(Measured at V <sub>CC</sub> = 0.2 V) | φ1<br>φ2 | 215<br>235 | | | nsec | | T <sub>F</sub> | Fall Time (Measured from $0.2 \text{ V}$ to $V_{CC} = 0.2 \text{ V}$ ) | | | | 12 | nsec | | T <sub>D</sub> | Delay Time Between Clocks (Measured at 0.2 V) | | 0 | | | nsec | # CLOCK TIMING-MC\$6502, 03, 04, 05, 06 | Symbol | Characteristic | Min | Тур | Max | Unit | |---------------------------------|--------------------------------------------------------------------------------------------------------------------------|------------------------|-----|------------------------|------| | T <sub>CYC</sub> | Cycle Time | 500 | | | ns | | $PWH\phi_o$ | φ <sub>o (IN)</sub> Pulse Width (measured at 1.5 V) | 240 | | 260 | ns | | $TR\phi_{o}$ , $TF\phi_{o}$ | $\phi_{ m o \ (IN)}$ Rise, Fall Time | | | 10 | ns | | T <sub>D</sub> | Delay Time Between Clocks (measured at 1.5 V) | 5 | | | ns | | PWHφ₁ | $\phi_{1 \text{ (OUT)}}$ Pulse Width (measured at 1.5 V) | $PWH\phi_{ol}-20$ | | PWH <sub>øoL</sub> | ns | | PWH <sub>\$\phi_2\$</sub> | $\phi_{2 \text{ (OUT)}}$ Pulse Width (measured at 1.5 V) | PWHφ <sub>oH</sub> -40 | | PWHφ <sub>oH</sub> -10 | ns | | T <sub>R</sub> , T <sub>F</sub> | $\phi_{1 \text{ (OUT)}}$ , $\phi_{2 \text{ (OUT)}}$ Rise, Fall Time<br>(measured .8 V to 2.0 V)<br>(Load = 30pF + 1 TTL) | | | 25 | ns | # **READ/WRITE TIMING** | Symbol | Characteristic | Min | Тур | Max | Unit | |-------------------|-------------------------------------|-----|-----|-----|------| | T <sub>RWS</sub> | Read/Write Setup Time From MCS6500A | | 100 | 150 | ns | | T <sub>ADS</sub> | Address Setup Time From MCS6500A | | 100 | 150 | ns | | T <sub>ACC</sub> | Memory Read Access Time | | | 300 | ns | | T <sub>DSU</sub> | Data Stability Time Period | 50 | | | ns | | T <sub>HR</sub> | Data Hold Time – Read | 10 | | | ns | | T <sub>HW</sub> | Data Hold Time Write | 30 | 60 | | ns | | T <sub>MDS</sub> | Data Setup Time From MCS6500A | | 75 | 100 | ns | | T <sub>RDY</sub> | RDY, S.O. Setup Time | 50 | | | ns | | T <sub>SYNC</sub> | SYNC Setup Time From MCS6500A | | | 175 | ns | | T <sub>HA</sub> | Address Hold Time | 30 | 60 | | ns | | THRW | R/W Hold Time | 30 | 60 | | ns | # **SPECIFIC VERSION FEATURES** ### (40 Pin Package) #### (28 Pin Package) #### (28 Pin Package) | MCS | 6504 | | |-------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------| | RES - 1 2 1 RQ - 3 Vcc - 4 ABO - 5 ABI - 7 AB3 - 8 AB5 - 10 AB6 - 11 AB7 - 12 AB8 - 13 AB9 - 14 | 28 - Ø2(OUT)<br>27 - Ø0(IN)<br>26 - R/W<br>25 - DBO<br>24 - DBI<br>23 - DB2<br>22 - DB3<br>21 - DB4<br>20 - DB5<br>19 - DB6<br>18 - DB7<br>17 - AB12<br>16 - AB11<br>15 - AB10 | FEATURES • 8K Addressable Bytes of Memory (AB00–AB12) • On-the-chip Clock • IRQ Interrupt • 8 Bit Bi-Directional Data Bus | ### (28 Pin Package) ``` MC$6505 RES - 1 Vss - 2 RDY - 3 IRQ - 4 Vcc - 5 28 - Ø<sub>2</sub>(OUT) 27 - Ø<sub>0</sub>(IN) 26 - R/W 25 — DBO 24 — DBI 23 — DB2 22 — DB3 FEATURES • 4K Addressable Bytes of Memory (AB00-AB11) ABO - 6 • On-the-chip Clock ABI - • IRQ Interrupt AB2 - 8 AB3 - 9 21 - DB4 20 - DB5 • RDY Signal AB4 - 10 AB5 - 11 AB6 - 12 AB7 - 13 AB8 - 14 19 - DB6 18 - DB7 17 - AB11 16 - AB10 15 - AB9 • 8 Bit Bi-Directional Data Bus ``` ### (28 Pin Package) # ### (40 Pin Package) # (28 Pin Package) | MCS | 66513 | | |--------------------------------|---------------------|----------------------------------------------------------------| | Vss -1 | 28 - RES | | | Ø <sub>1</sub> -2 | 27 - Ø <sub>2</sub> | | | IRQ -3 | 26 - R/W | | | $\overline{NMI} \rightarrow 4$ | 25 - DBO | | | Vcc √5 | 24 - DBI | FEATURES | | ABO - 6 | 23 - DB2 | <ul> <li>4K Addressable Bytes of Memory (AB00–AB11)</li> </ul> | | ABI - 7 | 22- DB3 | Two phase clock input | | AB2 -8 | 21 - DB4 | • IRQ Interrupt | | AB3-9 | 20 - DP5 | NMI Interrupt | | A B 4 - 10 | 19-086 | • 8 Bit Bi-Directional Data Bus | | A B 5 - 11 | 18 - DB7 | | | AB6 -12 | 17-ABII | | | AB7 -13 | 16 - A B10 | | | AB8 -14 | 15-AB9 | | # (28 Pin Package) # (28 Pin Package) | MCS6515 Vss | FEATURES • 4K Addressable Bytes of Memory (AB00–AB11) • Two phase clock input • IRQ Interrupt • 8 Bit Bi-Directional Data Bus | |--------------|-----------------------------------------------------------------------------------------------------------------------------------| | | | # **APPENDIX D** # **BLOW-OUT DIAGRAM** # **APPENDIX E** # **SYSTEM DIAGRAM** MAIN UNIT # **APPENDIX F** # **CIRCUIT DIAGRAMS (PAL)** # COMPONENT LAYOUT SWITCHING POWER SUPPLY (UL) 700367 SCR1 | R17 | SCR1 | R17 | SCR1 | R17 | SCR1 | R17 | SCR1 | R17 | SCR1 | R18 | SCR1 | R18 | SCR1 | R18 | SCR1 SCR COMPONENT SIDE ### **APPENDIX G** ### **CIRCUIT DIAGRAMS (NTSC)** ## LINEAR BOARD COMPONENT LAYOUT MAIN BOARD COMPONENT LAYOUT COMPONENT SIDE COMPONENT LAYOUT SWITCHING POWER SUPPLY (UL) COMPONENT SIDE 262 SWITCHING POWER SUPPLY FOR THE COMPUTER THAME GROUND ## MAIN BOARD CIRCUIT DIAGRAM LINEAR BOARD CIRCUIT DIAGRAM CP/M is a registered trademark of Digital Research Inc. MADE IN HONG KONG 91-0243-02